542
CHAPTER 28 INSTRUCTION OPERATION
User’s Manual U12697EJ3V0UM
Mnemonic
Operand
Bytes
Operation
Flag
S
Z
AC P/V CY
AND1
CY, saddr.bit
3/4
CY
←
CY
(saddr.bit)
×
CY, /saddr.bit
3/4
CY
←
CY
(saddr.bit)
×
CY, sfr.bit
3
CY
←
CY
sfr.bit
×
CY, /sfr.bit
3
CY
←
CY
sfr.bit
×
CY, X.bit
2
CY
←
CY
X.bit
×
CY, /X.bit
2
CY
←
CY
X.bit
×
CY, A.bit
2
CY
←
CY
A.bit
×
CY, /A.bit
2
CY
←
CY
A.bit
×
CY, PSWL.bit
2
CY
←
CY
PSW
L
.bit
×
CY, /PSWL.bit
2
CY
←
CY
PSW
L
.bit
×
CY, PSWH.bit
2
CY
←
CY
PSW
H
.bit
×
CY, /PSWH.bit
2
CY
←
CY
PSW
H
.bit
×
CY, !addr16.bit
5
CY
←
CY
!addr16.bit
×
CY, /!addr16.bit
5
CY
←
CY
!addr16.bit
×
CY, !!addr24.bit
2
CY
←
CY
!!addr24.bit
×
CY, /!!addr24.bit
6
CY
←
CY
!!addr24.bit
×
CY, mem2.bit
2
CY
←
CY
mem2.bit
×
CY, /mem2.bit
2
CY
←
CY
mem2.bit
×
OR1
CY, saddr.bit
3/4
CY
←
CY (saddr.bit)
×
CY, /saddr.bit
3/4
CY
←
CY (saddr.bit)
×
CY, sfr.bit
3
CY
←
CY sfr.bit
×
CY, /sfr.bit
3
CY
←
CY sfr.bit
×
CY, X.bit
2
CY
←
CY X.bit
×
CY, /X.bit
2
CY
←
CY X.bit
×
CY, A.bit
2
CY
←
CY A.bit
×
CY, /A.bit
2
CY
←
CY A.bit
×
CY, PSWL.bit
2
CY
←
CY PSW
L
.bit
×
CY, /PSWL.bit
2
CY
←
CY PSW
L
.bit
×
CY, PSWH.bit
2
CY
←
CY PSW
H
.bit
×
CY, /PSWH.bit
2
CY
←
CY PSW
H
.bit
×
CY, !addr16.bit
5
CY
←
CY !addr16.bit
×
CY, /!addr16.bit
5
CY
←
CY !addr16.bit
×
CY, !!addr24.bit
2
CY
←
CY !!addr24.bit
×
CY, /!!addr24.bit
6
CY
←
CY !!addr24.bit
×
CY, mem2.bit
2
CY
←
CY mem2.bit
×
CY, /mem2.bit
2
CY
←
CY mem2.bit
×