258
Chapter 8
Clock Generator
User’s Manual U16580EE3V1UD00
(2)
Releasing HALT mode
The HALT mode is released by a non-maskable interrupt request signal (NMI), an unmasked
maskable interrupt request signal, or RESET pin input.
After the HALT mode has been released, the normal operation mode is restored.
(a) Releasing HALT mode by non-maskable interrupt request signal or unmasked
maskable interrupt request signal
The HALT mode is released by a non-maskable interrupt request signal (INTWDT) or an
unmasked maskable interrupt request signal, regardless of the priority of the interrupt request. If
the HALT mode is set in an interrupt servicing routine, however, an interrupt request that is issued
later is serviced as follows.
•
If an interrupt request signal with a priority lower than or same as the interrupt currently being
serviced is generated, the HALT mode is released, but the newly generated interrupt request
signal is not acknowledged. The interrupt request signal itself is retained.
•
If an interrupt request signal with a priority higher than that of the interrupt currently being
serviced is issued (including a non-maskable interrupt request signal), the HALT mode is
released and that interrupt request signal is acknowledged.
(b) Releasing HALT mode by RESET pin input or WDTRES signal generation
The same operation as the normal reset operation is performed.
Table 8-2:
Operation After Releasing HALT Mode by Interrupt Request Signal
Release Source
Interrupt Enabled (EI) Status
Interrupt Disabled (DI) Status
Non-maskable interrupt request
signal
Execution branches to the handler address
Unmasked maskable interrupt
request signal
Execution branches to the handler
address or the next instruction is
executed
The next instruction is executed
Summary of Contents for V850E/PH2
Page 6: ...6 Preface User s Manual U16580EE3V1UD00...
Page 16: ...16 User s Manual U16580EE3V1UD00...
Page 28: ...28 User s Manual U16580EE3V1UD00...
Page 32: ...32 User s Manual U16580EE3V1UD00...
Page 84: ...84 Chapter 2 Pin Functions User s Manual U16580EE3V1UD00 MEMO...
Page 144: ...144 Chapter 3 CPU Functions User s Manual U16580EE3V1UD00 MEMO...
Page 192: ...192 Chapter 5 Memory Access Control Function PD70F3187 only User s Manual U16580EE3V1UD00 MEMO...
Page 312: ...312 Chapter 9 16 Bit Timer Event Counter P User s Manual U16580EE3V1UD00 MEMO...
Page 534: ...534 Chapter 11 16 bit Timer Event Counter T User s Manual U16580EE3V1UD00...
Page 969: ...969 Chapter 20 Port Functions User s Manual U16580EE3V1UD00 MEMO...
Page 970: ...970 Chapter 20 Port Functions User s Manual U16580EE3V1UD00...
Page 976: ...976 Chapter 22 Internal RAM Parity Check Function User s Manual U16580EE3V1UD00 MEMO...
Page 984: ...984 Chapter 23 On Chip Debug Function OCD User s Manual U16580EE3V1UD00 MEMO...
Page 1006: ...1006 Chapter 24 Flash Memory User s Manual U16580EE3V1UD00 MEMO...
Page 1036: ...1036 Chapter 27 Recommended Soldering Conditions User s Manual U16580EE3V1UD00 MEMO...
Page 1046: ...1046 Appendix A Index User s Manual U16580EE3V1UD00 MEMO...
Page 1052: ...1052 User s Manual U16580EE3V1UD00...
Page 1053: ......