702
Chapter 17
Clocked Serial Interface 3 (CSI3)
User’s Manual U16580EE3V1UD00
17.5.7 Slave
mode
The slave mode is set when the CKS3n2 to CKS3n0 bits of the CSIC3n register are set to 111B, and
data is transferred with the transfer clock input to the SCK3n pin (in the slave mode, it is recommended
to set the MDLn2 to MDLn0 bits of the CSIC3n register to 000B and set the BRGn stop mode)
(n = 0, 1).
The chip select outputs (SCS3n0 to SCS3n3) are ineffective in slave mode, the output levels are fixed
to inactive level (chip select outputs are effective in master mode only).
Figure 17-17:
Slave Mode
CKPn and DAPn Bits of CSIC3n Register = 00B,
Active Level of CS Outputs: Low Level (CSLVn3 to CSLVn0 Bits of CSIL3n Register = 0000B)
Transfer Data Length: 8 Bits (CCLn3 to CCLn0 Bits of CSIL3n Register = 1000B)
The conditions under which data can be transferred in the slave mode are listed in the table below.
Remarks: 1.
CTXEn bit:
Bit 6 of CSIM3n register
CRXEn bit:
Bit 5 of CSIM3n register
SFEMPn bit:
Bit 5 of SFA3n register
2.
μ
PD70F3187:
n = 0, 1
μ
PD70F3447:
n = 0
Table 17-2:
Conditions Under Which Data Can Be Transferred in Slave Mode
Transfer Mode
CTXEn
Bit
CRXEn
Bit
CSIBUFn Register
SIRB3n Register and
SIO3n Register
Single mode
Transmission
mode
1
0
Data is in CSIBUFn register
(SFEMPn bit = 0).
–
Reception
mode
0
1
Dummy data is in CSIBUFn
register (SFEMPn bit = 0).
SIRB3n register or
SIO3n register is empty.
Transmission/
reception mode
1
1
Data is in CSIBUFn register
(SFEMPn bit = 0).
Consecutive
mode
Transmission
mode
1
0
Data is in CSIBUFn register
(SFEMPn bit = 0).
–
Reception
mode
0
1
Dummy data is in CSIBUFn
register (SFEMPn bit = 0).
–
Transmission/
reception mode
1
1
Data is in CSIBUFn register
(SFEMPn bit = 0).
–
DI7
DI6
DI5
DI4
DI3
DI2
DI1
DI0
DO7
DO6
DO5
DO4
DO3
DO2
DO1
DO0
SCK3n (input)
SI3n (input)
SO3n (output)
SCS3n0 to
SCS3n3 (output)
H (inactive level)
Summary of Contents for V850E/PH2
Page 6: ...6 Preface User s Manual U16580EE3V1UD00...
Page 16: ...16 User s Manual U16580EE3V1UD00...
Page 28: ...28 User s Manual U16580EE3V1UD00...
Page 32: ...32 User s Manual U16580EE3V1UD00...
Page 84: ...84 Chapter 2 Pin Functions User s Manual U16580EE3V1UD00 MEMO...
Page 144: ...144 Chapter 3 CPU Functions User s Manual U16580EE3V1UD00 MEMO...
Page 192: ...192 Chapter 5 Memory Access Control Function PD70F3187 only User s Manual U16580EE3V1UD00 MEMO...
Page 312: ...312 Chapter 9 16 Bit Timer Event Counter P User s Manual U16580EE3V1UD00 MEMO...
Page 534: ...534 Chapter 11 16 bit Timer Event Counter T User s Manual U16580EE3V1UD00...
Page 969: ...969 Chapter 20 Port Functions User s Manual U16580EE3V1UD00 MEMO...
Page 970: ...970 Chapter 20 Port Functions User s Manual U16580EE3V1UD00...
Page 976: ...976 Chapter 22 Internal RAM Parity Check Function User s Manual U16580EE3V1UD00 MEMO...
Page 984: ...984 Chapter 23 On Chip Debug Function OCD User s Manual U16580EE3V1UD00 MEMO...
Page 1006: ...1006 Chapter 24 Flash Memory User s Manual U16580EE3V1UD00 MEMO...
Page 1036: ...1036 Chapter 27 Recommended Soldering Conditions User s Manual U16580EE3V1UD00 MEMO...
Page 1046: ...1046 Appendix A Index User s Manual U16580EE3V1UD00 MEMO...
Page 1052: ...1052 User s Manual U16580EE3V1UD00...
Page 1053: ......