N723-EA Hardware User Guide
Chapter 4 Module Pins
Copyright © Neoway Technology Co., Ltd. All rights reserved.
16
4
Module Pins
There are 100 pins on N723-EA and their pads are introduced in LGA package.
4.1
Pin Layout
Figure 4-1 shows the pad layout of N723-EA.
Figure 4-1
N723-EA pin definition (top view)
49
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
80
79
78
77
76
75
27
28
29
30
31
32
33
34
35
36
37
38
39
40
42
43
44
45
46
47
48
100
99
97
98
41
VBAT
VBAT
VBAT
GND
USB_ID
CP_UART_RXD
CP_UART_TXD
USB_BOOT
VDD_1P8
USB_VBUS
USB_DP
USB_DM
USIM_DET
USIM_RESET
USIM_CLK
USIM_DATA
USIM_VCC
PWRKEY
PWRKEY_N
RESERVED
GND
GND
GND
GND
S
D
C
_
P
W
R
_
EN
S
D
C
_
D
A
T
A
2
S
D
C
_
D
A
T
A
3
S
D
C
_
C
M
D
S
D
C
_
C
L
K
S
D
C
_
D
A
T
A
0
S
D
C
_
D
A
T
A
1
I2
S
_
S
C
L
K
I2
S
_
TX
I2
S
_
RX
I2
S
_
WS
R
IN
G
G
N
D
R
M
II
_
TX
_
D
1
R
M
II
_
TX
_
D
0
G
N
D
R
M
II
_
RX
_
D
1
R
M
II
_
RX
_
D
0
G
N
D
R
M
II
_
C
L
K
M
D
IO
_
C
L
K
M
D
IO
_
D
A
T
A
R
M
II
_
RX
_
DV
R
M
II
_
TX
_
EN
1
I2S/I2C/SPI
Control part
RMII//WLAN
GND
POWER
26
GND
R
E
S
E
R
V
E
D
G
P
IO
_
13
G
P
IO
_
04
U
A
R
T
2
_
R
X
D
U
A
R
T
2
_
T
X
D
G
P
IO
_
05
G
P
IO
_
12
D
E
B
U
G
_
U
A
R
T
1
_
R
X
D
D
E
B
U
G
_
U
A
R
T
1
_
T
X
D
I2
S
_
M
C
L
K
W
L
A
N
_
P
WR
_
EN
W
L
A
N
_
EN
W
L
A
N
_
S
L
E
E
P
_
C
L
K
W
A
K
E
_
ON
_
W
IR
E
L
E
S
S
W
L
A
N
_
S
D
IO
_
D
A
T
A
3
W
L
A
N
_
S
D
IO
_
D
A
T
A
2
W
L
A
N
_
S
D
IO
_
D
A
T
A
1
W
L
A
N
_
S
D
IO
_
D
A
T
A
0
W
L
A
N
_
S
D
IO
_
C
L
K
W
L
A
N
_
S
D
IO
_
C
M
D
R
E
S
E
R
V
E
D
CP
_
U
A
R
T
_
R
T
S
CP
_
U
A
R
T
_
C
T
S
R
E
S
E
R
V
E
D
74
GND
ANT_MAIN
GND
RMII_RST_N
SLEEP
RESERVED
I2C_SDA
I2C_SCL
NET_LIGHT
SPI_CLK
SPI_MISO
SPI_MOSI
SPI_CS_N
RMII_INT_N
GND
RESERVED
GND
ANT_DIV
GND
SDC_DET
GND
GND
GND
GND
USIM/SDC
USB
UART
RESERVED
ANT
GND
RESERVED
RESERVED