Figure 8. Connecting to the DIO Channels
NI USB-7846R
Power
FPGA
Connection
Accessory
DIO0
DIO1
DIO30
DIO31
Connecter 0 (DIO)
1
Connection
Accessory
DIO0
DIO1
DIO14
DIO15
Connecter 1 (MIO)
2
3
1. High-speed signal frequencies up to 80 MHz with logic levels configured as 1.2 V, 1.5 V, 1.8 V, 2.5 V, or
3.3 V.
2. Low-speed signal frequencies up to 10 MHz with logic levels configured as 1.2 V, 1.5 V, 1.8 V, 2.5 V, or
3.3 V.
3. LED
The DIO channels connect to the FPGA through buffers, which have overvoltage and
undervoltage protection as well as over current protection. Refer to the
NI USB-7846R
Specifications
for more information about the maximum voltage and current.
When the system powers on, the DIO channels are set as input low with pull-down resistors.
To set another power-on state, you can configure the NI USB-7846R to load a VI when the
system powers on. The VI can then set the DIO lines to any power-on state.
All the high-speed DIO channels on Connector 0 are routed with a 50 Ω characteristic trace
impedance. Route all external circuitry with a similar impedance to ensure best signal quality.
NI recommends performing signal integrity measurements to test the affect of signal routing
with the cable and connection accessory for your application.
Field Wiring Considerations
Environmental noise can seriously affect the measurement accuracy of the device if you do not
take proper care when running signal wire between signal sources and the device. The
following recommendations mainly apply to AI signal routing to the device, as well as signal
routing in general.
NI USB-7846R User Manual
|
© National Instruments
|
7