Introduction
•
5
(ACL-8112PG)
GAIN = 0.5, 1, 2, 4
0.015% of FSR
±
1 LSB
GAIN = 8, 16
0.02% of FSR
±
1 LSB
Ø
Input Impedance:
10 M
Ω
Ø
AD converstion trigger modes:
Software, Pacer, and External
trigger
Ø
Data Transfer:
Pooling, DMA, Interrupt
Ø
Sampling Rate:
Ø
100 KHz maximum for single channel
Ø
100 KHz maximum for multiplexing on ACL-8112PG
Ø
20 KHz maximum for multiplexing on ACL-8112DG/HG
Analog Output (D/A)
Ø
Converter:
DAC7541 or equivalent, monolithic multiplying
Ø
Number of channels:
2 double-buffered analog outputs
Ø
Resolution:
12-bit
Ø
Output Range:
Internal reference: (unipolar) 0~5V or 0~10V
External reference: (unipolar) max. +10V or -10V
Ø
Settling Time:
30
µ
sec
Ø
Linearity:
±
1/2 bit LSB
Ø
Output driving capability:
±
5mA max.
Digital I/O (DIO)
Ø
Number of channels:
16 TTL compatible inputs and outputs
Ø
Input Voltage:
Low: Min. 0V ; Max. 0.8V
High: Min. +2.0V
Ø
Input Load:
Low: +0.5V @ -0.2mA max.
High: +2.7V @+20mA max.
Ø
Output Voltage:
Low: Min. 0V ; Max. 0.4V
High: Min. +2.4V
Summary of Contents for ACL-8112 Series
Page 1: ...NuDAQ ACL 8112 Series Enhanced Multi Functions Data Acquisition Cards User s Guide ...
Page 4: ......
Page 40: ...32 Registers Format 1 1 1 1 1 000 Unipolar N A Table 4 2 1 Function of the Gain Control Bits ...
Page 44: ...36 Registers Format Base 14 DO15 DO14 DO13 DO12 DO11 DO10 DO9 DO8 ...
Page 46: ...38 Registers Format Base 2 Counter 2 Register R W Base 3 8254 CONTROL BYTE ...
Page 71: ...C Language Library 63 ...
Page 81: ...C Language Library 73 Example See Demo Program AD_Demo4 C ...
Page 85: ...C Language Library 77 ERR_AD_INTNotSet Example See demo program AD_Demo2 C ...