ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 381 -
Revision 2.4
SD ADC Enable Register(SDADC_EN)
Register
Offset
R/W
Description
Reset Value
SDADC_EN
S0x04 R/W
SD ADC Enable Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
Reserved
DINEDGE
SDADCEN
Bits
Description
[31:3]
Reserved
Reserved.
[2]
Reserved
Reserved
[1]
DINEDGE
ADC data input clock edge selection
(for DMIC only, default 0 for AMIC)
1 = ADC clock positive edge latch
0 = ADC clock negetive edge latch
[0]
SDADCEN
SDADC Enable
1 = ADC Conversion enabled.
0 = Conversion stopped and ADC is reset including FIFO pointers.