ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 402 -
Revision 2.4
7.3.6
DPWM Register Description
DPWM Control Register (DPWM_CTL)
Register
Offset
R/W
Description
Reset Value
DPWM_CTL
0x00 R/W
DPWM Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
RXTH
RXTHIE
Reserved
Reserved
7
6
5
4
3
2
1
0
DPWMDRVEN
DPWMEN
Reserved
DEADTIME
Reserved
FIFOWIDTH
Bits
Description
[31:16]
Reserved
Reserved.
[15:12]
RXTH
DPWM FIFO Threshold
If the valid data count of the DPWM FIFO buffer is less than or equal to RXTH
setting, the RXTHIF bit will set to 1, else the RXTHIF bit will be cleared to 0.
[11]
RXTHIE
DPWM FIFO Threshold Interrupt
0 = DPWM FIFO threshold interrupt Disabled
1 = DPWM FIFO threshold interrupt Enabled.
[10]
Reserved
Reserved
[9:8]
Reserved
Reserved
[7]
DWPMDRVEN
DPWM Driver Enable
0 = Disable DPWM Driver.
1 = Enable DPWM Diver.
[6]
DPWMEN
DPWM Enable
0 = Disable DPWM.
1 = Enable DPWM
[5:4]
Reserved
Reserved.
[3]
DEADTIME
DPWM Driver DEADTIME Control.
Enabling this bit will insert an additional clock cycle deadtime into the switching of
PMOS and NMOS driver transistors.
[2]
Reserved
Reserved.