ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 438 -
Revision 2.4
7.6.7.1
Operational Amplifier Control Register (OPACTRL)
Register
Offset
R/W
Description
Reset Value
CSCAN_OPACTL
C0x14
R/W
Operational Amplifier Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
A1O2CIN
A0O2CIN
LPWREN
23
22
21
20
19
18
17
16
A0O2A1N
A0O2A1P
Reserved
VREFEN
PGAEN
PGA_GAIN
15
14
13
12
11
10
9
8
A1X
A1O2N
A1PSEL
A1PS
A1NS
A1OEN
A1EN
7
6
5
4
3
2
1
0
A0X
A0O2N
A0PSEL
A0PS
A0NS
A0OEN
A0EN
Bits
Description
[31:25]
Reserved
Reserved.
[26]
A1O2CIN
OPA1 output to comparator input control bit
0= disable
1= enable
[25]
A0O2CIN
OPA0 output to comparator input control bit
0= disable
1= enable
[24]
LPWREN
Enable Opamps in STOP/SPD modes
0 = disable.
1 = enable.
[23]
A0O2A1N
OPA0 Output to OPA0 Inverting Input Control Bit
0 = disable.
1 = enable.
[22]
A0O2A1P
OPA0 Output to OPA1 Non-inverting Input Control Bit
0 = disable.
1 = enable.
[21]
Reserved
Reserved
[20]
VREFEN
Enable OPA and Comparator Reference Voltage Generator
0 = disable.
1 = enable.
[19]
PGAEN
OPA1 PGA Gain Enable Control Bits
0 = disable.
1 = Enable.