ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 164 -
Revision 2.4
5.6.5
Register Mapping
R
: read only,
W
: write only,
R/W
: both read and write
Register
Offset
R/W
Description
Reset Value
I2C Base Address:
I2C_BA = 0x4002_0000
I2C_CTL
0x00
R/W
I2C Control Register
0x0000_0000
I2C_ADDR0
0x04
R/W
I2C Slave address Register0
0x0000_0000
I2C_DAT
0x08
R/W
I2C DATA Register
0x0000_0000
I2C_STATUS
0x0C
R
I2C Status Register
0x0000_00F8
I2C_CLKDIV
0x10
R/W
I2C clock divided Register
0x0000_0000
I2C_TOCTL
0x14
R/W
I2C Time out control Register
0x0000_0000
I2C_ADDR1
0x18
R/W
I2C Slave address Register1
0x0000_0000
I2C_ADDR2
0x1C
R/W
I2C Slave address Register2
0x0000_0000
I2C_ADDR3
0x20
R/W
I2C Slave address Register3
0x0000_0000
I2C_ADDRMSK0
0x24
R/W
I2C Slave address Mask Register0
0x0000_0000
I2C_ADDRMSK1
0x28
R/W
I2C Slave address Mask Register1
0x0000_0000
I2C_ADDRMSK2
0x2C
R/W
I2C Slave address Mask Register2
0x0000_0000
I2C_ADDRMSK3
0x30
R/W
I2C Slave address Mask Register3
0x0000_0000