ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 262 -
Revision 2.4
5.10.7 Register Map
R
: read only,
W
: write only,
R/W
: both read and write
Register
Offset
R/W
Description
Reset Value
SPI1 Base Address:
SPI1_BA = 0x4003_8000
SPI1_CTL
S 0x00
R/W
Control and Status Register
0x0500_0004
SPI1_CLKDIV
S 0x04
R/W
Clock Divider Register (Master Only)
0x0000_0000
SPI1_SSCTL
S 0x08
R/W
Slave Select Register
0x0000_0000
SPI1_RX0
S 0x10
R
Data Receive Register 0
0x0000_0000
SPI1_RX1
S 0x14
R
Data Receive Register 1
0x0000_0000
SPI1_TX0
S 0x20
W
Data Transmit Register 0
0x0000_0000
SPI1_TX1
S 0x24
W
Data Transmit Register 1
0x0000_0000
SPI1_VARCLK
S 0x34
R/W
Variable Clock Pattern Register
0x007F_FF87
SPI1_PDMACTL
S 0x38
R/W
SPI PDMA Control Register
0x0000_0000