ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
308
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PDMA Interrupt Enable Register (PDMA_INTEN)
Register
Offset
R/W Description
Reset Value
PDMA_INTEN
P 0x418 R/W PDMA Interrupt Enable Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
INTEN15
INTEN14
INTEN13
INTEN12
INTEN11
INTEN10
INTEN9
INTEN8
7
6
5
4
3
2
1
0
INTEN7
INTEN6
INTEN5
INTEN4
INTEN3
INTEN2
INTEN1
INTEN0
Bits
Description
[31:16]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[15]
INTEN15
PDMA Channel 15 Interrupt Enable Register
This field is used for enabling PDMA channel 15 interrupt.
0 = PDMA channel 15 interrupt Disabled.
1 = PDMA channel 15 interrupt Enabled.
[14]
INTEN14
PDMA Channel 14 Interrupt Enable Register
This field is used for enabling PDMA channel 14 interrupt.
0 = PDMA channel 14 interrupt Disabled.
1 = PDMA channel 14 interrupt Enabled.
[13]
INTEN13
PDMA Channel 13 Interrupt Enable Register
This field is used for enabling PDMA channel 13 interrupt.
0 = PDMA channel 13 interrupt Disabled.
1 = PDMA channel 13 interrupt Enabled.
[12]
INTEN12
PDMA Channel 0 Interrupt Enable Register
This field is used for enabling PDMA channel 12 interrupt.
0 = PDMA channel 12 interrupt Disabled.
1 = PDMA channel 12 interrupt Enabled.
[11]
INTEN11
PDMA Channel 11 Interrupt Enable Register
This field is used for enabling PDMA channel 11 interrupt.
0 = PDMA channel 11 interrupt Disabled.
1 = PDMA channel 11 interrupt Enabled.
[10]
INTEN10
PDMA Channel 10 Interrupt Enable Register
This field is used for enabling PDMA channel 10 interrupt.
0 = PDMA channel 10 interrupt Disabled.
1 = PDMA channel 10 interrupt Enabled.