ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
323
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PDMA Time-out Prescaler Register (PDMA_TOUTPSC)
Register
Offset
R/W Description
Reset Value
PDMA_TOUTPSC
P 0x430 R/W PDMA Time-out Prescaler Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
TOUTPSC1
Reserved
TOUTPSC0
Bits
Description
[31:7]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[6:4]
TOUTPSC1
PDMA Channel 1 Time-out Clock Source Prescaler Bits
000 = PDMA channel 1 time-out clock source is HCLK/2
8
.
001 = PDMA channel 1 time-out clock source is HCLK/2
9
.
010 = PDMA channel 1 time-out clock source is HCLK/2
10
.
011 = PDMA channel 1 time-out clock source is HCLK/2
11
.
100 = PDMA channel 1 time-out clock source is HCLK/2
12
.
101 = PDMA channel 1 time-out clock source is HCLK/2
13
.
110 = PDMA channel 1 time-out clock source is HCLK/2
14
.
111 = PDMA channel 1 time-out clock source is HCLK/2
15
.
[3]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[2:0]
TOUTPSC0
PDMA Channel 0 Time-out Clock Source Prescaler Bits
000 = PDMA channel 0 time-out clock source is HCLK/2
8
.
001 = PDMA channel 0 time-out clock source is HCLK/2
9
.
010 = PDMA channel 0 time-out clock source is HCLK/2
10
.
011 = PDMA channel 0 time-out clock source is HCLK/2
11
.
100 = PDMA channel 0 time-out clock source is HCLK/2
12
.
101 = PDMA channel 0 time-out clock source is HCLK/2
13
.
110 = PDMA channel 0 time-out clock source is HCLK/2
14
.
111 = PDMA channel 0 time-out clock source is HCLK/2
15
.