ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
336
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PDMA Stride Transfer Count Register n (PDMA_STCRn)
Register
Offset
R/W Description
Reset Value
PDMA_STCR0
P 0x500 R/W Stride Transfer Count Register of PDMA Channel 0
0x0000_0000
PDMA_STCR1
P 0x508 R/W Stride Transfer Count Register of PDMA Channel 1
0x0000_0000
PDMA_STCR2
P 0x510 R/W Stride Transfer Count Register of PDMA Channel 2
0x0000_0000
PDMA_STCR3
P 0x518 R/W Stride Transfer Count Register of PDMA Channel 3
0x0000_0000
PDMA_STCR4
P 0x520 R/W Stride Transfer Count Register of PDMA Channel 4
0x0000_0000
PDMA_STCR5
P 0x528 R/W Stride Transfer Count Register of PDMA Channel 5
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
11
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
STC
7
6
5
4
3
2
1
0
STC
Bits
Description
[31:16]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[15:0]
STC
PDMA Stride Transfer Count
The 16-bit register defines the stride transfer count of each row. The stride transfer count
= STC+1.