ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
453
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Counter Enable Register (PWM_CNTEN)
Register
Offset
R/W Description
Reset Value
PWM_CNTEN
0x20
R/W PWM Counter Enable Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
CNTEN5
CNTEN4
CNTEN3
CNTEN2
CNTEN1
CNTEN0
Bits
Description
[31:6]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[5]
CNTEN5
PWM Channel 5 Counter Enable Bits
0 = PWM Counter and clock prescaler Stop Running.
1 = PWM Counter and clock prescaler Start Running.
[4]
CNTEN4
PWM Channel 4 Counter Enable Bits
0 = PWM Counter and clock prescaler Stop Running.
1 = PWM Counter and clock prescaler Start Running.
[3]
CNTEN3
PWM Channel 3 Counter Enable Bits
0 = PWM Counter and clock prescaler Stop Running.
1 = PWM Counter and clock prescaler Start Running.
[2]
CNTEN2
PWM Channel 2 Counter Enable Bits
0 = PWM Counter and clock prescaler Stop Running.
1 = PWM Counter and clock prescaler Start Running.
[1]
CNTEN1
PWM Channel 1 Counter Enable Bits
0 = PWM Counter and clock prescaler Stop Running.
1 = PWM Counter and clock prescaler Start Running.
[0]
CNTEN0
PWM Channel 0 Counter Enable Bits
0 = PWM Counter and clock prescaler Stop Running.
1 = PWM Counter and clock prescaler Start Running.