ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
454
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Clear Counter Register (PWM_CNTCLR)
Register
Offset
R/W Description
Reset Value
PWM_CNTCLR
0x24
R/W PWM Clear Counter Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
CNTCLR5
CNTCLR4
CNTCLR3
CNTCLR2
CNTCLR1
CNTCLR0
Bits
Description
[31:6]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[5]
CNTCLR5
PWM Channel 5 Clear PWM Counter Control Bit
It is automatically cleared by hardware.
0 = No effect.
1 = Clear 16-bit PWM counter to 0000H.
[4]
CNTCLR4
PWM Channel 4 Clear PWM Counter Control Bit
It is automatically cleared by hardware.
0 = No effect.
1 = Clear 16-bit PWM counter to 0000H.
[3]
CNTCLR3
PWM Channel 3 Clear PWM Counter Control Bit
It is automatically cleared by hardware.
0 = No effect.
1 = Clear 16-bit PWM counter to 0000H.
[2]
CNTCLR2
PWM Channel 2 Clear PWM Counter Control Bit
It is automatically cleared by hardware.
0 = No effect.
1 = Clear 16-bit PWM counter to 0000H.
[1]
CNTCLR1
PWM Channel 1 Clear PWM Counter Control Bit
It is automatically cleared by hardware.
0 = No effect.
1 = Clear 16-bit PWM counter to 0000H.
[0]
CNTCLR0
PWM Channel 0 Clear PWM Counter Control Bit
It is automatically cleared by hardware.
0 = No effect.
1 = Clear 16-bit PWM counter to 0000H.