ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
458
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Comparator Register 0~5 (PWM_CMPDAT0~5)
Register
Offset
R/W Description
Reset Value
PWM_CMPDAT0
0x50
R/W PWM Comparator Register 0
0x0000_0000
PWM_CMPDAT1
0x54
R/W PWM Comparator Register 1
0x0000_0000
PWM_CMPDAT2
0x58
R/W PWM Comparator Register 2
0x0000_0000
PWM_CMPDAT3
0x5C
R/W PWM Comparator Register 3
0x0000_0000
PWM_CMPDAT4
0x60
R/W PWM Comparator Register 4
0x0000_0000
PWM_CMPDAT5
0x64
R/W PWM Comparator Register 5
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
CMP
7
6
5
4
3
2
1
0
CMP
Bits
Description
[31:16]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[15:0]
CMP
PWM Comparator Register
CMP use to compare with CNTR to generate PWM waveform, interrupt and trigger EADC.
In independent mode, CMPDAT0~5 denote as 6 independent PWM_CH0~5 compared
point.
In complementary mode, CMPDAT0, 2, 4 denote as first compared point, and CMPDAT1,
3, 5 denote as second compared point for the corresponding 3 complementary pairs
PWM_CH0 and PWM_CH1, PWM_CH2 and PWM_CH3, PWM_CH4 and PWM_CH5.