ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
460
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Counter Phase Register 0_1, 2_3, 4_5 (PWM_PHS0_1, 2_3, 4_5)
Register
Offset
R/W Description
Reset Value
PWM_PHS0_1
0x80
R/W PWM Counter Phase Register 0/1
0x0000_0000
PWM_PHS2_3
0x84
R/W PWM Counter Phase Register 2/3
0x0000_0000
PWM_PHS4_5
0x88
R/W PWM Counter Phase Register 4/5
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
PHS
7
6
5
4
3
2
1
0
PHS
Bits
Description
[31:16]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[15:0]
PHS
PWM Synchronous Start Phase Bits
PHS determines the PWM synchronous start phase value. These bits only use in
synchronous function.