ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
468
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Mask Enable Register (PWM_MSKEN)
Register
Offset
R/W Description
Reset Value
PWM_MSKEN
0xB8
R/W PWM Mask Enable Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
MSKEN5
MSKEN4
MSKEN3
MSKEN2
MSKEN1
MSKEN0
Bits
Description
[31:6]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[5]
MSKEN5
PWM Channel 5 Mask Enable Bits
The PWM output signal will be masked when this bit is enabled and output MSKDAT5
(PWM_MSK[5]) data.
0 = PWM output signal is non-masked.
1 = PWM output signal is masked and output MSKDAT5 (PWM_MSK[5]) data.
[4]
MSKEN4
PWM Channel 4 Mask Enable Bits
The PWM output signal will be masked when this bit is enabled and output MSKDAT4
(PWM_MSK[4]) data.
0 = PWM output signal is non-masked.
1 = PWM output signal is masked and output MSKDAT4 (PWM_MSK[4]) data.
[3]
MSKEN3
PWM Channel 3 Mask Enable Bits
The PWM output signal will be masked when this bit is enabled and output MSKDAT3
(PWM_MSK[3]) data.
0 = PWM output signal is non-masked.
1 = PWM output signal is masked and output MSKDAT3 (PWM_MSK[3]) data.
[2]
MSKEN2
PWM Channel 2 Mask Enable Bits
The PWM output signal will be masked when this bit is enabled and output MSKDAT2
(PWM_MSK[2]) data.
0 = PWM output signal is non-masked.
1 = PWM output signal is masked and output MSKDAT2 (PWM_MSK[2]) data.
[1]
MSKEN1
PWM Channel 1 Mask Enable Bits
The PWM output signal will be masked when this bit is enabled and output MSKDAT1
(PWM_MSK[1]) data.
0 = PWM output signal is non-masked.
1 = PWM output signal is masked and output MSKDAT1 (PWM_MSK[1]) data.