ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
473
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM System Fail Brake Control Register (PWM_FAILBRK)
Register
Offset
R/W Description
Reset Value
PWM_FAILBRK
0xC4
R/W PWM System Fail Brake Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
CORBRKEN
RAMBRKEN
BODBRKEN
CSSBRKEN
Bits
Description
[31:4]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write
with reset value.
[3]
CORBRKEN
Core Lockup Detection Trigger PWM Brake Function 0 Enable Bit
0 = Brake Function triggered by Core lockup detection Disabled.
1 = Brake Function triggered by Core lockup detection Enabled.
[2]
RAMBRKEN
SRAM Parity Error Detection Trigger PWM Brake Function 0 Enable Bit
0 = Brake Function triggered by SRAM parity error detection Disabled.
1 = Brake Function triggered by SRAM parity error detection Enabled.
[1]
BODBRKEN
Brown-out Detection Trigger PWM Brake Function 0 Enable Bit
0 = Brake Function triggered by BOD Disabled.
1 = Brake Function triggered by BOD Enabled.
[0]
CSSBRKEN
Clock Security System Detection Trigger PWM Brake Function 0 Enable Bit
0 = Brake Function triggered by CSS detection Disabled.
1 = Brake Function triggered by CSS detection Enabled.