ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
477
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Output Enable Register (PWM_POEN)
Register
Offset
R/W Description
Reset Value
PWM_POEN
0xD8
R/W PWM Output Enable Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
POEN5
POEN4
POEN3
POEN2
POEN1
POEN0
Bits
Description
[31:6]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write
with reset value.
[5]
POEN5
PWM Channel 5 Pin Output Enable Bits
0 = PWM pin at tri-state.
1 = PWM pin in output mode.
[4]
POEN4
PWM Channel 4 Pin Output Enable Bits
0 = PWM pin at tri-state.
1 = PWM pin in output mode.
[3]
POEN3
PWM Channel 3 Pin Output Enable Bits
0 = PWM pin at tri-state.
1 = PWM pin in output mode.
[2]
POEN2
PWM Channel 2 Pin Output Enable Bits
0 = PWM pin at tri-state.
1 = PWM pin in output mode.
[1]
POEN1
PWM Channel 1 Pin Output Enable Bits
0 = PWM pin at tri-state.
1 = PWM pin in output mode.
[0]
POEN0
PWM Channel 0 Pin Output Enable Bits
0 = PWM pin at tri-state.
1 = PWM pin in output mode.