ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
497
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Free Trigger Compare Register 0_1, 2_3, 4_5 (PWM_FTCMPDAT0_1, 2_3, 4_5)
Register
Offset
R/W Description
Reset Value
PWM_FTCMPDAT0_1
0x100
R/W PWM Free Trigger Compare Register 0/1
0x0000_0000
PWM_FTCMPDAT2_3
0x104
R/W PWM Free Trigger Compare Register 2/3
0x0000_0000
PWM_FTCMPDAT4_5
0x108
R/W PWM Free Trigger Compare Register 4/5
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
FTCMP
7
6
5
4
3
2
1
0
FTCMP
Bits
Description
[31:16]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[15:0]
FTCMP
PWM Free Trigger Compare Register
FTCMP use to compare with even CNTR to trigger EADC. FTCMPDAT0_1, 2_3, 4_5
corresponding complementary pairs PWM_CH0 and PWM_CH1, PWM_CH2 and
PWM_CH3, PWM_CH4 and PWM_CH5.