ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
508
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Capture Status Register (PWM_CAPSTS)
Register
Offset
R/W Description
Reset Value
PWM_CAPSTS
0x208
R
PWM Capture Status Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
CFLIFOV5
CFLIFOV4
CFLIFOV3
CFLIFOV2
CFLIFOV1
CFLIFOV0
7
6
5
4
3
2
1
0
Reserved
CRLIFOV5
CRLIFOV4
CRLIFOV3
CRLIFOV2
CRLIFOV1
CRLIFOV0
Bits
Description
[31:14]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[13]
CFLIFOV5
PWM Channel 5 Capture Falling Latch Interrupt Flag Overrun Status (Read Only)
This flag indicates if falling latch happened when the corresponding CFLIF is 1.
Note:
This bit will be cleared automatically when user clear corresponding CFLIF.
[12]
CFLIFOV4
PWM Channel 4 Capture Falling Latch Interrupt Flag Overrun Status (Read Only)
This flag indicates if falling latch happened when the corresponding CFLIF is 1.
Note:
This bit will be cleared automatically when user clear corresponding CFLIF.
[11]
CFLIFOV3
PWM Channel 3 Capture Falling Latch Interrupt Flag Overrun Status (Read Only)
This flag indicates if falling latch happened when the corresponding CFLIF is 1.
Note:
This bit will be cleared automatically when user clear corresponding CFLIF.
[10]
CFLIFOV2
PWM Channel 2 Capture Falling Latch Interrupt Flag Overrun Status (Read Only)
This flag indicates if falling latch happened when the corresponding CFLIF is 1.
Note:
This bit will be cleared automatically when user clear corresponding CFLIF.
[9]
CFLIFOV1
PWM Channel 1 Capture Falling Latch Interrupt Flag Overrun Status (Read Only)
This flag indicates if falling latch happened when the corresponding CFLIF is 1.
Note:
This bit will be cleared automatically when user clear corresponding CFLIF.
[8]
CFLIFOV0
PWM Channel 0 Capture Falling Latch Interrupt Flag Overrun Status (Read Only)
This flag indicates if falling latch happened when the corresponding CFLIF is 1.
Note:
This bit will be cleared automatically when user clear corresponding CFLIF.
[7:6]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[5]
CRLIFOV5
PWM Channel 5 Capture Rising Latch Interrupt Flag Overrun Status (Read Only)
This flag indicates if rising latch happened when the corresponding CRLIF is 1.
Note:
This bit will be cleared automatically when user clear corresponding CRLIF.