ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
726
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
[0]
SPIEN
SPI Transfer Control Enable Bit
In Master mode, the transfer will start when there is data in the FIFO buffer after this bit is
set to 1. In Slave mode, this device is ready to receive data when this bit is set to 1.
0 = Transfer control Disabled.
1 = Transfer control Enabled.
Note:
Before changing the configurations of SPIn_CTL, SPIn_CLKDIV, SPIn_SSCTL and
SPIn_FIFOCTL registers, user shall clear the SPIEN (SPIn_CTL[0]) and confirm the
SPIENSTS (SPIn_STATUS[15]) is 0.