ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
772
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
Register
Offset
R/W Description
Reset Value
EADC Base Address:
EADC_BA = 0x4004_3000
EADC_SCTL7
0x9C
R/W ADC Sample Module 7 Control Register
0x0000_0000
EADC_SCTL8
0xA0
R/W ADC Sample Module 8 Control Register
0x0000_0000
EADC_SCTL9
0xA4
R/W ADC Sample Module 9 Control Register
0x0000_0000
EADC_SCTL10
0xA8
R/W ADC Sample Module 10 Control Register
0x0000_0000
EADC_SCTL11
0xAC
R/W ADC Sample Module 11 Control Register
0x0000_0000
EADC_SCTL12
0xB0
R/W ADC Sample Module 12 Control Register
0x0000_0000
EADC_INTSRC0
0xD0
R/W
ADC interrupt 0 Source Enable Control
Register.
0x0000_0000
EADC_INTSRC1
0xD4
R/W
ADC interrupt 1 Source Enable Control
Register.
0x0000_0000
EADC_INTSRC2
0xD8
R/W
ADC interrupt 2 Source Enable Control
Register.
0x0000_0000
EADC_INTSRC3
0xDC
R/W
ADC interrupt 3 Source Enable Control
Register.
0x0000_0000
EADC_CMP0
0xE0
R/W ADC Result Compare Register 0
0x0000_0000
EADC_CMP1
0xE4
R/W ADC Result Compare Register 1
0x0000_0000
EADC_CMP2
0xE8
R/W ADC Result Compare Register 2
0x0000_0000
EADC_CMP3
0xEC
R/W ADC Result Compare Register 3
0x0000_0000
EADC_STATUS0
0xF0
R
ADC Status Register 0
0x0000_0000
EADC_STATUS2
0xF8
R/W ADC Status Register 2
0x000F_0000
EADC_STATUS3
0xFC
R
ADC Status Register 3
0x0000_001F
EADC_DDAT0
0x100
R
ADC Double Data Register 0 for Sample
Module 0
0x0000_0000
EADC_DDAT1
0x104
R
ADC Double Data Register 1 for Sample
Module 1
0x0000_0000
EADC_DDAT2
0x108
R
ADC Double Data Register 2 for Sample
Module 2
0x0000_0000
EADC_DDAT3
0x10C
R
ADC Double Data Register 3 for Sample
Module 3
0x0000_0000
EADC_PWRM
0x110
R/W ADC Power Management Register
0x0006_E012
EADC_CHSPC
0x200
R/W
ADC Channel Switch Presetting Control
Register
0x0000_0000
Note:
1.
Any register not listed here is reserved and must not be written. The result of a read operation on these bits is undefined.