ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
824
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
[1]
RXOVFIEN
Receive FIFO Overflow Interrupt Enable Control
0 = Interrupt Disabled.
1 = Interrupt Enabled.
Note:
Interrupt occurs if this bit is set to 1 and RXOVIF (I2S_STATUS0[9]) flag is set to 1
[0]
RXUDFIEN
Receive FIFO Underflow Interrupt Enable Control
0 = Interrupt Disabled.
1 = Interrupt Enabled.
Note:
If software reads receive FIFO when it is empty then RXUDIF (I2S_STATUS0[8]) flag
is set to 1.