Chip Errata for the i.MX 6Dual/6Quad and i.MX 6DualPlus/6QuadPlus, Rev. 6.1, 06/2016
NXP Semiconductors
11
PCIe: 9000487440—TLP sometimes unnecessarily replayed
No fix scheduled
PCIe: 9000505660—PCIe2 receiver equalizer settings
No fix scheduled
No fix scheduled
PCIe: 9000507633—TLP might be replayed an extra time before core enters
recovery
No fix scheduled
PCIe: Clock pointers can lose sync during clock rate changes
No fix scheduled
No fix scheduled
PCIe: The PCIe Controller cannot exit successfully L1 state of LTSSM when the Core
Clock is removed
No fix scheduled
PCIe: PCIe Gen2/Gen3 Hardware Autonomous Speed Disable Bit In Configuration
Register is not sticky
No fix scheduled
PCIe: PCIe does not support L2 power down [i.MX 6Dual/6Quad Only]
No fix scheduled
PCIe: MSI Mask Register Reserved Bits not read-only
No fix scheduled.
No fix scheduled
No fix scheduled
PCIe: Extra FTS sent when Extended Synch bit is set (9000588281)
No fix scheduled
No fix scheduled
PCIe: Link and lane number-match not checked in recovery (9000569433)
No fix scheduled
No fix scheduled
PCIe: DLLP/TLP can be missed on RX path when immediately followed by EIOS
(9000487440)
No fix scheduled
PCIe: Random link down after warm reset [i.MX 6Dual/6Quad Only]
No fix scheduled
PRE
PRE: GPU3D, GPU2D and VPU cannot be power-gated if the PRE is in use [i.MX
6DualPlus/6QuadPlus Only]
No fix scheduled
No fix scheduled
ROM
Fixed in silicon
revision 1.3.
Fixed in silicon
revision 1.3
Table 3. Summary of Silicon Errata (continued)
Errata
Name
Solution
Page