ERR005190
Chip Errata for the i.MX 6Dual/6Quad and i.MX 6DualPlus/6QuadPlus, Rev. 6.1, 06/2016
NXP Semiconductors
129
Description:
The MIPI CSI2 circuit is enabled by default with all the D-PHY data lanes active and will only
disable the lanes that are not required when HS clock is available.
Projected Impact:
Affects the non-active data lanes status register value and adds some minor power consumption
(1–2 mA); however, there will not be any packet loss. Once the HS clock is detected, the data lanes
will be disabled.
Workarounds:
None.
Proposed Solution:
No fix scheduled
Linux BSP Status:
Workaround possible but not implemented in the BSP, impacting functionality as described above.
ERR005190
MIPI: CSI2 Data lanes are activated before the HS clock from the CSI
Tx side (camera) starts