Chip Errata for the i.MX 6Dual/6Quad and i.MX 6DualPlus/6QuadPlus, Rev. 6.1, 06/2016
14
NXP Semiconductors
Table 4. Excluded ARM Errata
ARM Errata Reference
Title
Reason why excluded from this errata
document
743625
A coherent ACP request might interfere with a
non-cacheable SWP/SWPB from the processor,
Potentially causing deadlock
i.MX6 does not support the ACP (Accelerator
Coherency Port) hence errata not applicable.
754319
A sequence of cancelled Advanced-SIMD or
VFP stores might deadlock
Errata was fixed in the Floating Point Unit (FPU)
Revision 0x4 which is used across i.MX6, hence
not applicable.
754320
A cancelled Advanced-SIMD or VFP load
multiple of more than 8 beats might deadlock
Errata was fixed in the Floating Point Unit (FPU)
Revision 0x4 which is used across i.MX6, hence
not applicable.
745320
A Floating Point write following a failed
conditional read might write corrupted data
Errata was fixed in the Floating Point Unit (FPU)
Revision 0x4 which is used across i.MX6, hence
not applicable.
751469
Overflow in PMU counters may not be detected i.MX6 does not support PMU (Performance
Monitoring Unit) hence this ARM errata is not
applicable.
751475
Parity error may not be reported on full cache
line access (eviction / coherent data transfer /
cp15 clean operations)
i.MX6 does not implement parity hence errata not
applicable. The parity feature is disabled by default
and should not be enabled.
761321
MRC and MCR are not counted in event 0x68
i.MX6 does not support PMU (Performance
Monitoring Unit) hence this ARM errata is not
applicable.
764269
Under very rare circumstances, a sequence of
at least three writes merging in the same 64-bit
address range might cause data corruption
ARM has not managed to reproduce the failure in
actual Silicon and no software workaround
available for this erratum.
791420
Possible denial of service for coherent requests
on a cache line which is continuously written by
a processor
Freescale cannot disclose this errata per ARM
requirements, however software workaround has
been implemented in the Freescale Linux BSP for
this erratum. OS vendors/users must approach
ARM if further information is required.
756420
Instruction Cache parity error reporting on
PARITYFAIL[5:4] output is one cycle earlier than
the other PARITY FAIL bits
i.MX6 does not implement parity hence errata not
applicable. The parity feature is disabled by default
and should not be enabled.
732672
An abort on the second part of a double linefill
can cause data corruption on the first part
Freescale cannot disclose this errata per ARM
requirements, however software workaround has
been implemented in the Freescale Linux BSP for
impacted devices. OS vendors/users must
approach ARM if further information is required.