background image

 

 

 

NXP Semi

conductor

Designing a 

Hi-Spe

ed US

B hos

t PCI adapter using

 ISP1562/63

AN10050

Applic

atio

n n

o

te 

A

N10

050

_

Rev. 04 — 

1 No

vember 

2007 

 

15 of 1

8

 © NX


B.
V.  2

007.

 A
ll r
igh
ts

 r

es
er

v

ed.

 

INTA#

INTA#

INTA#

3.3 VAUX

RST#

RST#

RST#

GNT#

GNT#

GNT#

PME#

PME#

PME#

AD30

AD28
AD26

AD24
IDSEL

IDSEL

IDSEL

AD22
AD20

AD18
AD16

FRAME#

FRAME#

TRDY#

TRDY#

TRDY#

STOP#

STOP#

STOP#

PAR

PAR

PAR

AD15

AD13
AD11

AD9

C/BE0#

C/BE0#

C/BE0#

AD6
AD4

AD2

AD0

+5 V

+3.3 V

+

C75
47 

μ

F / 10 V

47 

μ

F / 10 V

C41

+

+

C65
47 

μ

F / 6.3 V

C66

47 

μ

F / 6.3 V

+

C16
0.1 

μ

C76
0.1 

μ

C77
1 nF

C63

100 pF

C15
0.1 

μ

C14
0.1 

μ

C47
1 nF

C46
1 nF

GND

PCICLK

PCICLK

PCICLK

REQ#

REQ#

REQ#

AD31
AD29

AD27
AD25

C/BE3#

C/BE3#

C/BE3#

AD23

AD21
AD19

AD17
C/BE2#

C/BE2#

C/BE2#

IRDY#

IRDY#

IRDY#

DEVSEL#

DEVSEL#

DEVSEL#

PERR#

PERR#

PERR#

SERR#

SERR#

SERR#

C/BE1#

C/BE1#

C/BE1#

AD14

AD12
AD10

AD8
AD7

AD5
AD3

AD1

GND

AD[31:0]

B1
B2
B3
B4
B5
B6
B7
B8
B9

B10
B11

CON5

12 V

TCK
GND
TDO
+5 V
+5 V
INTB

INTD
PRSNT 1
RESERVED
PRSNT2

TRST

+12 V

TMS

TDI

+5 V

INTA

INTC

+5 V

RESERVED

VIO

RESERVED

B14
B15
B16
B17
B18
B19
B20
B21
B22
B23
B24
B25
B26
B27
B28
B29
B30
B31
B32
B33
B34
B35
B36
B37
B38
B39
B40
B41
B42
B43
B44
B45
B46
B47
B48
B49

A1
A2
A3
A4
A5
A6
A7
A8
A9
A10
A11

RESERVED
GND
CLK
GND
REQ
VIO

AD31
AD29

GND
AD27

AD25
3V3

C/BE3

AD23
GND
AD21
AD19
3V3
AD17
C/BE2
GND
IRDY
3V3
DEVSEL
GND
LOCK
PERR
3V3
SERR
3V3
C/BE1
AD14

GND

AD12
AD10

M66EN

A14

A16
A17
A18
A19
A20
A21

A23

A25
A26
A27
A28
A29

A22

A24

A15

A30
A31
A32
A33
A34
A35
A36
A37

A38

A39
A40
A41
A42

A43

A44
A45
A46

A47
A48
A49

B52
B53
B54
B55
B56
B57
B58
B59
B60
B61
B62

A52
A53
A54
A55
A56
A57
A58
A59
A60
A61
A62

3V3_AUX

RST

VIO

GNT
GND
PME

AD30

3V3

AD28
AD26

GND

AD24

IDSEL

3V3

AD22
AD20

GND

AD18
AD16

3V3

FRAME

GND

TRDY

GND

STOP

3V3

RESERVED
RESERVED

GND

PAR

AD15

3V3

AD13
AD11

GND

AD9

AD8
AD7
3V3
AD5
AD3

GND

AD1

VIO

ACK64
+5V
+5V

C/BE0

3V3

AD6

AD4

GND

AD2
AD0

VIO

REQ64

+5V
+5V

PCIBUS

FRAME#

 

Fig 7.  ISP1563 eval board schematic – PCI edge connector 

 

Summary of Contents for ISP1562

Page 1: ...SP1563 Rev 04 1 November 2007 Application note Document information Info Content Keywords isp1562 isp1563 usb universal serial bus host pci adapter Abstract This document contains a description of the...

Page 2: ...or additional information please visit http www nxp com For sales office addresses please send an email to salesaddresses nxp com Revision history Rev Date Description 04 20071101 Fourth revision Corr...

Page 3: ...t controller device driver interacts with these registers to implement the USB functionality and the legacy support A detailed description of configuration registers and operational registers can be f...

Page 4: ...ct the presence of PCI VAUX 3 3 V and automatic selection of the input voltage Selection of PCI VCC 3 3 V must be the default position of jumper JP1 in the case of a standard add on card design The ot...

Page 5: ...ference EMI results A 48 MHz oscillator this may be a useful alternative typically in the case of on motherboard design Both solutions for the input clock are shown in the schematics To use a 48 MHz c...

Page 6: ...ve USB port is signaled to the ISP1562 3 by the external port power switching device The fault condition that is usually signaled by an external power switching device can be an overcurrent or a therm...

Page 7: ...he clearance imposed by the manufacturing process around any via holes to an internal plane Try to keep the length of the DP and DM traces equal The maximum trace length mismatch between high speed US...

Page 8: ...as possible to the USB connector Special attention must be given when placing additional components on the DP and DM lines and routing recommendations must be followed Both VDDA_AUX analog and VCC I...

Page 9: ...NNECTOR AD 31 0 PCICLK RST IDSEL GNT C BE0 C BE1 C BE2 C BE3 INTA REQ FRAME TRDY IRDY DEVSEL STOP PERR SERR PAR PME AD 31 0 PCICLK RST IDSEL GNT C BE0 C BE1 C BE2 C BE3 INTA REQ FRAME TRDY IRDY DEVSEL...

Page 10: ...23 AD 24 AD 25 AD 26 AD 27 AD 28 AD 29 AD 30 AD 31 AD0 AD1 AD2 AD4 AD3 70 69 68 67 66 65 AD5 AD6 63 AD7 AD8 AD9 AD10 AD11 AD12 AD13 AD14 AD15 AD16 AD17 AD18 AD19 AD20 AD21 AD22 AD23 AD24 AD25 AD26 AD2...

Page 11: ...5 12 V TCK GND TDO 5 V 5 V INTB INTD PRSNT 1 RESERVED PRSNT2 TRST 12 V TMS TDI 5 V INTA INTC 5 V RESERVED VIO RESERVED B14 B15 B16 B17 B18 B19 B20 B21 B22 B23 B24 B25 B26 B27 B28 B29 B30 B31 B32 B33 B...

Page 12: ...V Optional J1 1 2 3 5 VBUS C5 47 F 10 V C7 0 1 F C6 100 pF 5 6 7 8 R20 560 LED D2 C1 0 01 F C2 47 F 10 V C3 1 nF C4 22 F 10 V C41 0 1 F 5 VBUS FB8 BLM41PG600SN1 D1 LED 5V_Standby A TT1 TT2 B 5 V C42 0...

Page 13: ...E2 C BE3 INTA REQ FRAME TRDY IRDY DEVSEL STOP PERR SERR PAR PME PWE3 PWE4 DM1 DM2 DP2 ISP1563_ES1 ISP1563_ES1 SCH POWER_SWITCH POWER_SWITCH SCH RST GNT AD 31 0 PCICLK IDSEL C BE0 C BE1 C BE2 C BE3 INT...

Page 14: ...C BE 2 C BE 3 PCICLK IDSEL GNT AMB1 INTA REQ FRAME TRDY IRDY DEVSEL STOP PERR SERR PAR PME RST CLKRUN AMB2 AMB3 AMB4 GRN1 GRN2 GRN3 GRN4 OC1_N OC2_N OC3_N OC4_N PWE1_N PWE2_N PWE3_N PWE4_N DM1 DM2 DM...

Page 15: ...2 V TCK GND TDO 5 V 5 V INTB INTD PRSNT 1 RESERVED PRSNT2 TRST 12 V TMS TDI 5 V INTA INTC 5 V RESERVED VIO RESERVED B14 B15 B16 B17 B18 B19 B20 B21 B22 B23 B24 B25 B26 B27 B28 B29 B30 B31 B32 B33 B34...

Page 16: ...USB1 IP 4220CZ6 1 2 3 4 6 5 ESD1 DM1 DM1 DP1 DP2 R17 15 k R18 15 k DP1 C7 0 1 F C56 220 F 10 V C44 1 nF FB3 BLM18PG121SN1 VBUS GND SHIELD SHIELD D D CON2 USB2 1 4 6 2 3 5 1 2 3 4 5 6 IP 4220CZ6 ESD2 R...

Page 17: ...in this document including without limitation specifications and product descriptions at any time and without notice This document supersedes and replaces all information supplied prior to the publica...

Page 18: ...se 1 November 2007 Document identifier AN10050_4 7 Contents 1 Introduction 3 2 ISP1562 3 initialization 3 3 Description of the application schematics 4 3 1 Distribution of power sources and power mana...

Reviews: