Audio Interface Module (AIM)
MCF5253 Reference Manual, Rev. 1
17-6
Freescale Semiconductor
17.4
Audio Interrupt Mask and Status Register Descriptions
The interrupts of the audio interface use vectors 0–31 of the interrupt controller. There are two sets of
registers associated with interrupt operation.
Every pending audio interrupt will show up as a ‘1’ in register InterruptStat or InterruptStat3. The interrupt
will cause the associated interrupt to go active if the corresponding bit in InterruptEn is set to ‘1‘. Most
interrupts are cleared by writing a ‘1’ to the corresponding bit in InterruptClear register.
Table 17-2. Interrupt Register Addresses
Address
Name
Width
Description
Reset
Value
Access
MBAR2 + 0x94
MBAR2 + 0x97
InterruptEn
32
Interrupt enable register
0
R/W
MBAR2 + 0x98
MBAR2 + 0x9B
InterruptStat
32
Interrupt status register
–
R
MBAR2 + 0x9
MBAR2 + 0x9B
InterruptClear
32
Interrupt clear register
–
W
MBAR2 + 0xE4
MBAR2 + 0xE7
InterruptEn3
32
Interrupt enable register
–
R/W
MBAR2 + 0xE0
MBAR2 + 0xE3
InterruptStat3
32
Interrupt status register
–
R
MBAR2 + 0xE0
MBAR2 + 0xE3
InterruptClear3
32
Interrupt clear register
–
W
Table 17-3. Interrupt Register Description
Bit
Interrupt Name
Description
Vector
How to Clear
31
IIS1TXUNOV
I
2
S 1 transmit FIFO under/over
31
reg. IntClear
30
IIS1TXRESYN
I
2
S 1 transmit FIFO resync
30
reg. IntClear
29
IIS2TXUNOV
I
2
S 2 transmit FIFO under/over
29
reg. IntClear
28
IIS2TXRESYN
I
2
S 2 transmit FIFO resync
28
reg. IntClear
27
EBUTXUNOV
IEC958 transmit FIFO under/over
27
reg. IntClear
26
EBUTXRESYN
IEC958 transmit FIFO resync
26
reg. IntClear
25
EBU1CNEW
IEC958-1 receiver new C channel received
25
reg. IntClear
24
EBU1VALNOGOOD
IEC958-1 receiver validity bit not set
24
reg. IntClear
23
EBU1SYMERR
IEC958-1 receiver symbol error
23
reg. IntClear
22
EBU1BITERR
IEC958-1 receiver parity bit error
23
reg. IntClear
21
UCHANTXEMPTY
U Channel transmit register is empty
21
write to tx reg
20
UCHANTXUNDER
U Channel transmit register underrun
20
reg. IntClear
19
UCHANTX NEXTFIRST U Channel transmit register next byte will be first
19
write to Tx reg
18
U1CHANRCVFULL
U1Channel receive register full
18
read Rcv reg
Summary of Contents for MCF5253
Page 1: ...Document Number MCF5253RM Rev 1 08 2008 MCF5253 Reference Manual...
Page 26: ...MCF5253 Reference Manual Rev 1 xxvi Freescale Semiconductor...
Page 32: ...MCF5253 Reference Manual Rev 1 xxxii Freescale Semiconductor...
Page 46: ...MCF5253 Introduction MCF5253 Reference Manual Rev 1 1 14 Freescale Semiconductor...
Page 62: ...Signal Description MCF5253 Reference Manual Rev 1 2 16 Freescale Semiconductor...
Page 98: ...Instruction Cache MCF5253 Reference Manual Rev 1 5 10 Freescale Semiconductor...
Page 104: ...Static RAM SRAM MCF5253 Reference Manual Rev 1 6 6 Freescale Semiconductor...
Page 128: ...Synchronous DRAM Controller Module MCF5253 Reference Manual Rev 1 7 24 Freescale Semiconductor...
Page 144: ...Bus Operation MCF5253 Reference Manual Rev 1 8 16 Freescale Semiconductor...
Page 176: ...System Integration Module SIM MCF5253 Reference Manual Rev 1 9 32 Freescale Semiconductor...
Page 198: ...Analog to Digital Converter ADC MCF5253 Reference Manual Rev 1 12 6 Freescale Semiconductor...
Page 246: ...DMA Controller MCF5253 Reference Manual Rev 1 14 18 Freescale Semiconductor...
Page 282: ...UART Modules MCF5253 Reference Manual Rev 1 15 36 Freescale Semiconductor...
Page 344: ...Audio Interface Module AIM MCF5253 Reference Manual Rev 1 17 46 Freescale Semiconductor...
Page 362: ...I2 C Modules MCF5253 Reference Manual Rev 1 18 18 Freescale Semiconductor...
Page 370: ...Boot ROM MCF5253 Reference Manual Rev 1 19 8 Freescale Semiconductor...