Universal Serial Bus Interface
MCF5253 Reference Manual, Rev. 1
24-12
Freescale Semiconductor
24.6.2.3
Host Controller Structural Parameters (HCSPARAMS)
This register contains structural parameters such as the number of downstream ports.
the HCSPARAMS register.
provides bit descriptions for the HCSPARAMS register.
24.6.2.4
Host Controller Capability Parameters (HCCPARAMS)
This register identifies multiple mode control (time-base bit functionality) addressing capability.
shows the HCCPARAMS register.
Address MBAR2 + 0x704
Access: User read
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
N_TT
N_PTT
PI
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
N_CC
N_PCC
PPC
N_PORTS
W
Reset
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
1
Figure 24-10. Host Controller Structural Parameters (HCSPARAMS) Register
Table 24-11. Host Controller Structural Parameters (HCSPARAMS) Register Field Descriptions
Field
Description
31–28
Reserved.
27–24
N_TT
Number of transaction translators. This is a non-EHCI field. This field indicates the number of embedded transaction
translators associated the module. This field is always 1.
23–20
N_PTT
Ports per transaction translator. This is a non-EHCI field. (EHCI defines this field as optional debug port number.
DMcQ) The number of ports assigned to each transaction translator. This will always be equal to 1.
19–17
Reserved.
16
PI
Port indicators. This bit indicates whether the ports support port indicator control. Always 1.
1 The port status and control registers include a r/w field for controlling the state of the port indicator.
15–12
N_CC
Number of Companion Controllers. This field indicates the number of companion controllers associated with the
controller. This field is always 0.
11–8
N_PCC
Number Ports per CC. This field indicates the number of ports supported per internal companion controller. This
field is always 0.
7–5
Reserved.
4
PPC
Power Port Control. This bit indicates whether the host controller supports port power control. It is always 1.
1 Ports have power port switches.
3–0
N_PORTS
Number of Ports. This field indicates the number of physical downstream ports implemented for host applications.
The value of this field determines how many port registers are addressable in the operational register. Always 0x1.
Summary of Contents for MCF5253
Page 1: ...Document Number MCF5253RM Rev 1 08 2008 MCF5253 Reference Manual...
Page 26: ...MCF5253 Reference Manual Rev 1 xxvi Freescale Semiconductor...
Page 32: ...MCF5253 Reference Manual Rev 1 xxxii Freescale Semiconductor...
Page 46: ...MCF5253 Introduction MCF5253 Reference Manual Rev 1 1 14 Freescale Semiconductor...
Page 62: ...Signal Description MCF5253 Reference Manual Rev 1 2 16 Freescale Semiconductor...
Page 98: ...Instruction Cache MCF5253 Reference Manual Rev 1 5 10 Freescale Semiconductor...
Page 104: ...Static RAM SRAM MCF5253 Reference Manual Rev 1 6 6 Freescale Semiconductor...
Page 128: ...Synchronous DRAM Controller Module MCF5253 Reference Manual Rev 1 7 24 Freescale Semiconductor...
Page 144: ...Bus Operation MCF5253 Reference Manual Rev 1 8 16 Freescale Semiconductor...
Page 176: ...System Integration Module SIM MCF5253 Reference Manual Rev 1 9 32 Freescale Semiconductor...
Page 198: ...Analog to Digital Converter ADC MCF5253 Reference Manual Rev 1 12 6 Freescale Semiconductor...
Page 246: ...DMA Controller MCF5253 Reference Manual Rev 1 14 18 Freescale Semiconductor...
Page 282: ...UART Modules MCF5253 Reference Manual Rev 1 15 36 Freescale Semiconductor...
Page 344: ...Audio Interface Module AIM MCF5253 Reference Manual Rev 1 17 46 Freescale Semiconductor...
Page 362: ...I2 C Modules MCF5253 Reference Manual Rev 1 18 18 Freescale Semiconductor...
Page 370: ...Boot ROM MCF5253 Reference Manual Rev 1 19 8 Freescale Semiconductor...