NXP Semiconductors
UM11596
PTN3944 linear equalizer application board user manual
2.3.2 Back side redrivers
aaa-042300
C85
0.22 µF
1
2
C86
0.22 µF
C93
0.22 µF
C94
0.22 µF
C95
0.22 µF
C96
0.22 µF
C97
0.22 µF
C98
0.22 µF
C99
0.22 µF
C100
0.22 µF
C87
0.22 µF
6
33
32
28
27
25
24
20
19
18
17
22
23
30
36
7
C88
0.22 µF
C89
0.22 µF
9
10
C90
0.22 µF
C91
0.22 µF
14
15
C92
0.22 µF
34
35
NC1
NC2
13
16
29
3
11
21
VDD
VCCA
VCCB
VCCC
VCCD
12
5
4
B1_TEST1
RX_IN3N
RX_IN3P
RX_IN2N
RX_IN2P
RX_IN1N
RX_IN1P
RX_IN0N
RX_IN0P
IN3N
IN3P
IN2N
IN2P
IN1N
IN1P
IN0N
IN0P
RX_OUT3N
GND
I2C Address
010-1011 (0x2B)
FG1_B1
FG2_B1
SCL2
SDA2
FG1_B1
FG2_B1
SCL2
SDA2
SCL
SDA
RX_OUT3P
RX_OUT2N
RX_IN0P
RX_IN0N
RX_IN1P
RX_IN1N
RX_IN2P
RX_IN2N
RX_IN3P
RX_IN3N
RX_OUT0P
RX_OUT0N
RX_OUT1P
RX_OUT1N
RX_OUT2P
RX_OUT2N
RX_OUT3P
RX_OUT3N
RX_OUT2P
RX_OUT1N
RX_OUT1P
RX_OUT0N
RX_OUT0P
OUT3N
OUT3P
ADDR3
ADDR4
ADDR2
ADDR1
FG2
FG1
OUT2N
OUT2P
OUT1N
OUT1P
OUT0N
OUT0P
CTL1_B1
CTL2_B1
CTL3_B1
B1_TEST1
PTNVCC5
CTL1_B1
CTL2_B1
CTL3_B1
TEST1
LCTL1
LCTL2
LCTL3
8
26
G
N
D
6
G
N
D
5
G
N
D
4
G
N
D
3
G
N
D
2
G
N
D
1
TE
ST
2
GND
GND
PESD3V3R1BSF
D65
D66
D67
D68
D69
D70
D71
D72
D73
D74
D75
D76
D77
D78
D79
D80
39 38 37 31
40
41
42
VDD1V8
U5
PTN3944
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
PESD3V3R1BSF
Figure 9. Back side U5 redrivers schematic
UM11596
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2021. All rights reserved.
User manual
Rev. 1 — 14 July 2021
12 / 37