MSM9225B User’s Manual
Chapter 4 Microcontroller Interface
4 – 5
4.3.1.2
Address/Data Separate Bus (With Address Latch Signal)
MSM9225B
Microcontroller
INT
CS
PALE
PRD
/SR
W
PWR
PRDY
/SWAIT
A7-0
AD7-0/D7-0
SDO
SDI
XT
XT
INT
CS
RD
WR
WAIT
A7-0
D7-0
RESET
11
10
27
9
26
16
4-1, 44-41
38-31
5
7
8
25
Reset signal
30
29
ALE
10 k
Ω
+5 V
+5 V
RESET
Mode0
SCLK
Mode1
13
14
CSTCV16M0X11Q
CSTCV16M0X51Q
*
10 k
Ω
(5 pF
)
* Ceramic resonator of Murata MFG. (CSTCV16M0X11Q) is recommended. (125 kbps)
Figure 4-3 Address/Data Separate Bus (With Address Latch Signal)
4.3.1.3
Address/Data Multiplexed Bus
MSM9225B
Microcontroller
INT
CS
PALE
PRD
/SR
W
PWR
PRDY
/SWAIT
A7-0
AD7-0/D7-0
SDO
SDI
XT
XT
INT
CS
RD
WR
WAIT
AD7-0
RESET
11
10
27
9
26
16
4-1, 44-41
38-31
5
7
8
25
Reset signal
30
29
ALE
10 k
Ω
+5 V
RESET
Mode0
SCLK
Mode1
+5 V
13
14
CSTCV16M0X11Q
CSTCV16M0X51Q
*
10 k
Ω
(5 pF
)
* Ceramic resonator of Murata MFG. (CSTCV16M0X11Q) is recommended. (125 kbps)
Figure 4-4 Address/Data Multiplexed Bus
Summary of Contents for MSM9225B
Page 7: ...Chapter 1 Overview...
Page 13: ...Chapter 2 Register Descriptions...
Page 53: ...Chapter 3 Operational Description...
Page 62: ...Chapter 4 Microcontroller Interface...
Page 71: ...Chapter 5 Electrical Characteristics...
Page 81: ...Appendixes...