AR0331
8
Figure 5. 48 iLCC Package, HiSPi Output
D
GND
V
DD
_IO
S
CLK
S
DATA
RESET_BAR
NC
V
AA
V
AA
_PIX
Reserved
V
AA
_PIX
V
AA
A
GND
V
DD
NC
OE_BAR
FLASH
TRIGGER
V
DD
_PLL
SL
VS0_N
SL
VS1_N
D
GND
NC
7
8
9
10
11
12
13
14
15
16
17
18
42
41
40
39
38
37
36
35
34
33
32
31
19
20
21
22
23
24
25
26
27
28
29
30
6
5
4
3
2
1
48
47
46
45
44
43
SL
VS0_P
SL
VS1_P
SL
VSC_N
SL
VSC_P
SL
VS2_N
SL
VS2_P
SL
VS3_N
SL
VS3_P
D
GND
V
DD
_IO
S
ADDR
NC
D
GND
Reserved
TEST
V
DD
EXTCLK
V
DD
D
GND
V
DD
_IO
V
DD
_SLVS
A
GND
NC
V
AA
NC
SHUTTER
Table 4. PIN DESCRIPTION, 48 ILCC
Pin Number
Name
Type
Description
1
SLVSC_N
Output
HiSPi Serial DDR Clock Differential N
2
SLVS1_P
Output
HiSPi Serial Data, Lane 1, Differential P
3
SLVS1_N
Output
HiSPi Serial Data, Lane 1, Differential N
4
SLVS0_P
Output
HiSPi Serial Data, Lane 0, Differential P
5
SLVS0_N
Output
HiSPi Serial Data, Lane 0, Differential N
6
NC
7
V
DD
_SLVS
Power
0.3 V
−
0.6 V or 1.7 V
−
1.9 V Port to HiSPi Output Driver. Set the High_VCM
(R0x306E[9]) Bit to 1 when Configuring V
DD
_SLVS to 1.7–1.9 V
8
V
DD
_IO
Power
I/O Supply Power
9
D
GND
Power
Digital Ground
10
V
DD
Power
Digital Power