3DQDVRQLF
61
Chapter
4
Common Circuits
3.1.2.
Output Control
:
Pin 6 - WR
This is the Write Enable line used to signal the UART
IC IC1107 when information is going to be written to
this device.
:
Pin 7 - RD
The Read Enable line is used to signal the UART IC
IC1107 when information is going to read from this
device.
:
Pins 9, 10, 12 - 22, 24 - 27, 29 - A17 - A0
These address lines are used to address two devices.
The first device being the EPROM IC1102, where not
only is the device addressed, but also the memory
location for storing or reading data from the selected
memory device. The second device connected to the
address lines is the UART IC IC1107, here this device
is addressed via address lines A0-A2 while A15 is
used as the chip enable line for this device.
:
Pin 23 - PSEN
The Programme Store Enable output is used by
IC1102 as the EPROM enable control line.
:
Pins 28, 30 - 36 - D7 - D0
The Data lines D7-D0 allow 8 bit data to be transferred
between the EPROM IC1102 and microprocessor.
These same data lines are also used to transfer data
between the microprocessor and UART IC.
:
Pins 37 - 39 - R,G,B Output
The RGB signals output from the microprocessor
IC1101 are used to display the required teletext and
OSD information on screen. The RGB signals being
output from the following terminals:
Blue - pin 39, Green - pin 38, Red - pin 37
:
Pin 40 - Blanking
The blanking pulse output from the microprocessor
IC1101 pin 40 is used to provide the required
switching control for the teletext and OSD displays.
:
Pin 52 - ON/OFF
This output is responsible for switching the TV into
and out of standby mode. When an ON command is
received, the ON/OFF output fed from pin 52 is set
to a LOW level which is fed to the base of switching
transistor Q854 (located on the W-Board).
The output from pin 52 of the microprocessor IC1101
only switches High when an OFF command is
received.
:
Pin 53 - Reset Out
To ensure correct operation of the digital TV ICs (VDP,
MSP), they must be started at a specific time in order
to permit signal processing. This is achieved by the
reset control line output from pin 53 of the
microprocessor IC1101. During switch ON the digital
ICs are held LOW by Q1101 which is conducting at
this point due to the 5V standby supply fed to the base
of Q1101 via R1112. Once the supply voltages have
become established pin 53 of the microprocessor
IC1101 pulls the base of Q1101 LOW resulting in it
switching OFF, a HIGH level is then fed via R1111 to
the digital ICs initiating their start-up.
Summary of Contents for EURO 4 Chassis
Page 24: ...3DQDVRQLF 24 ...
Page 26: ...3DQDVRQLF 26 TV STANDARDS ...
Page 93: ...3DQDVRQLF 10 ...
Page 97: ...3DQDVRQLF 14 Chapter 2 EURO 4 Supplement P Board DAF Circuit ...
Page 101: ...3DQDVRQLF 18 ...
Page 121: ...3DQDVRQLF 38 Chapter 3 EURO 4H Supplement Y Board Schematic ...
Page 124: ...3DQDVRQLF 41 ...