3DQDVRQLF
43
The video / luminance signals output from the clamp
circuits then split into 2 paths. The one path feds the
video / luminance signal to the VDP
IC601
video out
pin pin 59. This signal is then fed via
Q3601
where
the signal is fed for text processing and video output
via AV2. The second path feds the video / luminance
signal via an AGC controlled amplifier. The level of
gain of the amplifier is determined by comparing the
level of input signal against a pre-determined value
stored in memory, if any difference does occur, due
to this comparison then the amplifier is adjusted
accordingly. The amplifier having a range of -6dB /
+4.5dB.
The S-VHS chroma signal however is fed via a
buffer amplifier with an attenuation of -1.6dB.
From the output of the amplifiers the video /
luminance and chroma signals are fed to the A/D
converters where the signals, with a clock rate of
20.25Mhz, are converted from analogue to digital
form.
The digital video / luma signal is output from the A/D
converter as 8 bits of digital information. The digital
S-VHS chroma signal is also output as 8 bits of
digital information, before being fed to the Adaptive
comb filter also incorporated in the VDP
IC601
.
The 20.25Mhz crystal which is connected to the
VDP
IC601
at pins 51, 52 is used to provide all the
necessary clock frequencies required by the VDP
IC601
.
Summary of Contents for EURO 4 Chassis
Page 24: ...3DQDVRQLF 24 ...
Page 26: ...3DQDVRQLF 26 TV STANDARDS ...
Page 93: ...3DQDVRQLF 10 ...
Page 97: ...3DQDVRQLF 14 Chapter 2 EURO 4 Supplement P Board DAF Circuit ...
Page 101: ...3DQDVRQLF 18 ...
Page 121: ...3DQDVRQLF 38 Chapter 3 EURO 4H Supplement Y Board Schematic ...
Page 124: ...3DQDVRQLF 41 ...