3DQDVRQLF
15
Chapter
2
EURO 4 Supplement
2.3. AN5422K (IC3901)
The horizontal and vertical pulses as mentioned
earlier are fed to IC3901 pins 13 and 15. Here a
vertical and a horizontal drive pulse are produced and
output via pins 3 and 21.
The horizontal pulse input via pin 13 is fed via a noise
cancellation circuit and sync. separator stage whose
reference is set via pin 11 by R3987/R3983 and
C3939. The horizontal sync. pulse is then output via
pin 10 and input via pin 9 of IC3901 to the AFC stage.
At the AFC stage the horizontal sync. pulse is
compared with the horizontal flyback pulse input via
pin 8. Here the phase is set by adjusting R3938.
The horizontal pulse is then output via pin 7 and input
via pin 6 to the horizontal oscillator stage (the
adjustment for which can be set by R3922) before
being fed via the horizontal driver stage and output via
pin 3.
After the horizontal drive signal is output from pin 3 at
approximately 2.2Vpp the signal is fed via the
complementary Darlington pair connected transistors
Q3902, Q3904. The signal is then fed via the FET
transistor Q3905 to T3901 pin 1 at approximately
250Vpp.
The horizontal drive signal output from pin 3 IC3901
is also fed to transistors Q3911 and Q3912 which
provides a soft start at switch by grounding the
horizontal drive signal applied to the gate terminal of
Q3905. At switch on Q3911 is biased into conduction
by the rising 12V supply line which is fed via R3974
to the base of Q3911. With Q3911 biased on, the
horizontal
drive
signal
is
grounded
via
the
collector/emitter junction.
Q3911 remains biased on until the zener diode
(D3915) break-over voltage is reached at this point
capacitor C3938 begins to charge. Once C3938 is
fully charged Q3912 switches on, removing the base
bias from Q3911. Q3911 switches OFF and diode
D3917 becomes reversed biased due to the HIGH
level being fed via R3974. The horizontal drive signal
is now fed to the FET transistor Q3905, this soft start
allowing time for the supplies to the DAF stage to
become established.
The vertical pulse which is input via pin 15 is fed via
the vertical trigger stage before being passed onto the
following vertical oscillator. The vertical oscillator is
set via pin 16, while the timing of the oscillator is set
via pin 18. From the oscillator stage the vertical pulse
is fed to the vertical drive stage, the amplitude of the
vertical pulse being set by R3927 / R3918 connected
to pin 19.
The vertical pulse is then output via pin 21
synchronised by the vertical flyback pulse input via pin
22. This vertical signal is then fed to the base Q3903.
Summary of Contents for EURO 4 Chassis
Page 24: ...3DQDVRQLF 24 ...
Page 26: ...3DQDVRQLF 26 TV STANDARDS ...
Page 93: ...3DQDVRQLF 10 ...
Page 97: ...3DQDVRQLF 14 Chapter 2 EURO 4 Supplement P Board DAF Circuit ...
Page 101: ...3DQDVRQLF 18 ...
Page 121: ...3DQDVRQLF 38 Chapter 3 EURO 4H Supplement Y Board Schematic ...
Page 124: ...3DQDVRQLF 41 ...