GRL-PCIE5-CEM-RXA User Guide and MOI
Rev7.0
© Granite River Labs 2022 Version 7.0, June 2022. Updated 06.29.2022
Page 41 of 123
2.
Using a SMA cable, connect a MU195020A/MU196020A Aux Out connector to an Aux input on
the oscilloscope.
Note the other unused MU195020A/MU196020A Aux Out connector must be
terminated with the J1632A coaxial terminator due to differential signal output (not shown in
above setup).
3.
Using coaxial cables, connect the CLB Tx Lane to any of the pick-off tee input ports.
4.
Using phase matched cables, connect Channels 1 and 3 on the oscilloscope to the pick-off tee
tapped input ports.
5.
Using coaxial cables, connect the pick-off tee outputs to the PCIe5 Re-Driver and then to the
MU195040A data inputs for loopback error detection.
6.
Using the J1627A GND connection cable, connect the CLB to ground.
5.5.2
Connect Equipment for Add-In Card TxRx Link EQ Testing
The following link EQ test setup uses a PCI-SIG compliance base board (CBB) test fixture for the
PCIe Gen 5 Add-In Card DUT.
Note
: Use logical Lane 0 for the following test setup.
F
IGURE
28.
R
ECOMMENDED
S
ETUP FOR
DUT
T
X
R
X
L
INK
EQ
T
ESTING
(PCI
E
G
EN
5
A
DD
-
IN
C
ARD
)
1.
Using back the same BERT connections from the Long Channel add-in card calibration,
remove all Variable ISI channels.