PCM-072/phyCORE-AM64xx System on Module
L-860e.A0
© PHYTEC America L.L.C. 2022
85
1
:
The voltage level for this signal is configurable for 1.8V or 3.3V. The default voltage level is listed here, but always check the actual jumper setting for the applicable
SOM configuration. Refer to section
for details
Table 50 PRG0_PRU1_GPIO Accessibility at phyCORE-Connector
Processor Signal
X1 Pin #(s)
SOM Signal(s)
Type
Level Internal SOM Usage
PRG0_PRU1_GPI0/GPO0
A49
X_PRG0_RGMII2_RD0
I/O
3.3V
1
None
PRG0_PRU1_GPI1/GPO1
A48
X_PRG0_RGMII2_RD1
I/O
3.3V
1
None
PRG0_PRU1_GPI2/GPO2
A47
X_PRG0_RGMII2_RD2
I/O
3.3V
1
None
PRG0_PRU1_GPI3/GPO3
A46
X_PRG0_RGMII2_RD3
I/O
3.3V
1
None
PRG0_PRU1_GPI4/GPO4
A43
X_PRG0_RGMII2_RX_CTL
I/O
3.3V
1
None
PRG0_PRU1_GPI5/GPO5
A51
X_PRG0_PRU1_GPO5
I/O
3.3V
1
None
PRG0_PRU1_GPI6/GPO6
A44
X_PRG0_RGMII2_RXC
I/O
3.3V
1
None
PRG0_PRU1_GPI7/GPO7
D57
X_CPSW_RGMII1_RD0
I/O
3.3V
1
DNU if on-board ETH PHY is
populated
PRG0_PRU1_GPI8/GPO8
A52
X_PRG0_PRU1_GPO8
I/O
3.3V
1
None
PRG0_PRU1_GPI9/GPO9
D56
X_CPSW_RGMII1_RD1
I/O
3.3V
1
DNU if on-board ETH PHY is
populated
PRG0_PRU1_GPI10/GPO10
D54
X_CPSW_RGMII1_RD2
I/O
3.3V
1
DNU if on-board ETH PHY is
populated
PRG0_PRU1_GPI11/GPO11
A39
X_PRG0_RGMII2_TD0
I/O
3.3V
1
None
PRG0_PRU1_GPI12/GPO12
A38
X_PRG0_RGMII2_TD1
I/O
3.3V
1
None
PRG0_PRU1_GPI13/GPO13
A37
X_PRG0_RGMII2_TD2
I/O
3.3V
1
None
PRG0_PRU1_GPI14/GPO14
A36
X_PRG0_RGMII2_TD3
I/O
3.3V
1
None
PRG0_PRU1_GPI15/GPO15
A42
X_PRG0_RGMII2_TX_CTL
I/O
3.3V
1
None
PRG0_PRU1_GPI16/GPO16
A41
X_PRG0_RGMII2_TXC
I/O
3.3V
1
None
PRG0_PRU1_GPI17/GPO17
D53
X_CPSW_RGMII1_RD3
I/O
3.3V
1
DNU if on-board ETH PHY is
populated
PRG0_PRU1_GPI18/GPO18
A53
X_CPSW_MDIO
I/O
3.3V
1
1.5K pullup
PRG0_PRU1_GPI19/GPO19
A54
X_CPSW_MDC
I/O
3.3V
1
1.5K pullup
1
:
The voltage level for this signal is configurable for 1.8V or 3.3V. The default voltage level is listed here, but always check the actual jumper setting for the applicable
SOM configuration. Refer to section
for details
Table 51 PRG1_PRU0_GPIO Accessibility at phyCORE-Connector
Processor Signal
X1 Pin #(s)
SOM Signal(s)
Type
Level Internal SOM Usage
PRG1_PRU0_GPI0/GPO0
C52
X_PRG1_RGMII1_RD0
I/O
3.3V
1
None
PRG1_PRU0_GPI1/GPO1
C51
X_PRG1_RGMII1_RD1
I/O
3.3V
1
None
PRG1_PRU0_GPI2/GPO2
C49
X_PRG1_RGMII1_RD2
I/O
3.3V
1
None
PRG1_PRU0_GPI3/GPO3
C48
X_PRG1_RGMII1_RD3
I/O
3.3V
1
None
PRG1_PRU0_GPI4/GPO4
C56
X_PRG1_RGMII1_RX_CTL
I/O
3.3V
1
None
PRG1_PRU0_GPI5/GPO5
B58
X_PRG1_PRU0_GPO5
I/O
3.3V
1
None
PRG1_PRU0_GPI6/GPO6
C57
X_PRG1_RGMII1_RXC
I/O
3.3V
1
None
PRG1_PRU0_GPI7/GPO7
C58
X_PRG1_PRU0_GPO7
I/O
3.3V
1
None
PRG1_PRU0_GPI8/GPO8
B43
X_PRG1_PRU0_GPO8
I/O
3.3V
1
None
PRG1_PRU0_GPI9/GPO9
D58
X_CPSW_RGMII1_TX_CTL
I/O
3.3V
1
DNU if on-board ETH PHY is
populated
PRG1_PRU0_GPI10/GPO10
D59
X_CPSW_RGMII1_TXC
I/O
3.3V
1
DNU if on-board ETH PHY is
populated
PRG1_PRU0_GPI11/GPO11
C61
X_PRG1_RGMII1_TD0
I/O
3.3V
1
None
PRG1_PRU0_GPI12/GPO12
C62
X_PRG1_RGMII1_TD1
I/O
3.3V
1
None