phyCORE-TC1796
34
©
PHYTEC Meßtechnik GmbH 2009 L-719e_2
The runtime memory model is application-dependent. The following
table (
) shows an example of how such a runtime model can be
configured.
Address Range Capacity
Periphery
TC1796 Register
0xA4000000
0xA4FFFFFF
16MB on-board
Flash
(/CS0)
or free available
EBU_ADDRSEL0=0xA4000833
EBU_BUSCON0=0x00922200
EBU_BUSAP0=0x80D81D00
0xA0000000
0xA03FFFFF
4 MB
on-board SRAM
(/CS1)
or free available
EBU_ADDRSEL1=0xA1000853
EBU_BUSCON1=0x00820000
EBU_BUSAP1=0x45B80000
0xA8000000
0xA80FFFFF
1 MB
on-board SRAM
(/CS2)
or freely available
EBU_ADDR_SEL2=0xA2000873
EBU_BUSCON2=0x00920000
EBU_BUSAP2=0x40D01100
0xD8000000
0xD8007FFF
32KByte
on board ethernet
(CS3)
or free available
EBU_ADDRSEL3=0xD80000C1
EBU_BUSCON3=0x00420000
EBU_BUSAP3=0x41A00000
Table 3:
Runtime Memory Map
EBU_CON = 0x0000FF68