4 Address Map and Special Registers
This chapter explains how the two UARTs and special registers are addressed, as well as
the layout of those registers. This material will be of interest to programmers writing driver
software for the DSC-100.
4.1 Base Address and Interrupt Level (IRQ)
The base address and IRQ used by the DSC-100 are determined by the BIOS or operating
system. Each serial port uses 8 consecutive I/O locations. The two ports reside in a single block
of I/O space in eight-byte increments, along with a sixteen-byte reserved region, for a total of 32
contiguous bytes, as shown in Figure 6.
Base A 8
to Base A 15
Serial 2
Base A 0
to Base A 7
Serial 1
I/O Address Range
Port
Figure 6 --- Port Address Map
Both serial ports share the same IRQ. The DSC-100 signals a hardware interrupt when
either port requires service. The interrupt signal is maintained until no port requires service.
Interrupts are level-sensitive on the PCI bus.
The base address and IRQ are automatically detected by the device drivers Quatech
supplies for various operating systems. For cases where no device driver is available, such as for
operation under DOS, Quatech supplies the "QTPCI" DOS software utility for manually
determining the resources used. See section 6.1.1 for details.
Quatech DSC-100 User's Manual
9