N/C
N/C
RxCLK (DTE)
SYNCA
N/C
CD
DGND
DSR
CTS
RTS
RxD
TxD
CGND
13
12
11
10
9
8
7
6
5
4
3
2
1
25
24
23
22
21
20
19
18
17
16
15
14
TM (OUTPUT)
TxCLK (DTE)
N/C
N/C
RLBK (OUTPUT)
DTR
N/C
LLBK (OUTPUT)
RxCLK (DCE)
N/C
TxCLK (DCE)
RING
Figure 2 --- MPAC-100 Output Connector
The testing signals the DTE can generate are Local Loopback (LL) and Remote
Loopback (RL). These signals are asserted with certain bits in the Communications
Register. When a Test Mode (TM) condition is received from the DCE, an interrupt can
optionally be generated.
18.1 5V fuse (pin 9)
Pin 9 will have a 5volt fuse tied to VDD on the other end. This is compatible
with the MPAP-100 series cards.
18.2 SYNCA (pin 10)
If EXTSYNC (bit 6) in the Communications Register is set to a logic 1, the SYNCA
signal from the connector is used to drive the active-low SYNC input of SCC channel A.
The signal is inverted by the RS-232 receiver, so a positive voltage on pin 10 will assert
SYNCA. The SCC must be specifically programmed to recognize external
synchronization.
18.3 RING (pin 22)
Quatech MPAC-100 User's Manual
47