CHAPTER 1 OUTLINE
Page 8 of 920
1.5
Block Diagram
BUZZER OUTPUT
CLOCK OUTPUT
CONTROL
INTERRUPUT
CONTROL
SERIAL ARRAY
UNIT1 (3ch)
RL78 CPU CORE
CSI20
A/D CONVERTER
CODE FLASH
MEMORY
DATA FLASH
MEMORY
RAM
DATA TRANSFER
CONTROL
EVENT LINK
CONTROLLER
BCD
ADJUSTMENT
PORT2
PORT3
PORT4
PORT6
PORT7
PORT8
PORT12
PORT13
PORT14
WINDOW
WATCHDOG
TIMER
12-BIT
INTERVAL
TIMER
REAL-TIME
CLOCK
RF TRANSCEIVER
PCLBUZ0
PCLBUZ1
INTP4
INTP6
INTP7
AV
REFP
AV
REFM
P16
SPI (SIN/SOUT/SCLK/SEN)
SCK20/P15
SI20/P14
SO20/P13
P130
P137
P121 to P124
4
P40
P31
3
P20 to P22
CONTROL
MCU part
RF part
PLL
ΔΣ
Modulator
VCO
MAC
MODEM
LPF
IFA
MIX
LPF
IFA
MIX
LNA
~
HPA
ADC
ADC
RFIN
RFIP
RFOUT
DDC
OSC
XIN
XOUT/REFCLKIN
GPIO0/CLKOUT
GPIO1/ANTSELOUT0
GPIO2/ANTSELOUT1
GPIO3
GPIO4/ANTSW
VDD, VSS
VCCRF
DDCOUT
REGIN
VREGOUT1 to VREGOUT3
STANDBY
MODE1, MODE2
POR/LVD
CONTROL
POWER ON RESET/
VOLTAGE
DETECTOR
RESET
CONTROL
ON-CHIP DEBUG
SYSTEM
CONTROL
HIGH-SPEED
ON-CHIP
OSCILLATOR
VOLTAGE
REGULATOR
REGC
RESET
X1
X2/EXCLK
XT1
XT2/EXCLKS
TOOL0
PORT0
3
P02 to P04
P140 to P144
5
P80 to P82
3
P70 to P72
P75 to P77
6
P60 to P63
4
PORT1
TIMER ARRAY
UNIT0 (4ch)
ch0
TI03/TO03
2
2
ANI19/P120
3
INTP9
INTP10
INTP11
PORT10
P100
PORT15
2
P155, P156
SERIAL ARRAY
UNIT0 (1ch)
UART1
RxD1
TxD1
CSI10
SCK10
SI10
SO10
UART3
RxD3
TxD3
CSI30
SCK30
SI30
SO30
3
P10 to P12
Internal
Matching
BEF
ANI13, ANI14
VCCDDC, VSSDDC
VDC
AGNDRF1
AGNDRF2
ANI0 to ANI2
SERIAL
INTERFACE IICA0
SDAA0
SCLA0
SERIAL
INTERFACE IICA1
SDAA1
SCLA1
SCK21
SI21
SO21
CSI21
INTOUT
INTP0
LOW-SPEED
ON-CHIP
OSCILLATOR
TIMER RJ
ch1
ch2
ch3
TIMER ARRAY
UNIT1 (4ch)
ch0
ch1
ch2
ch3
3
2
MULTIPLIER&
DIVIDER
MULTIPLY-
ACCUMULATOR
P120
P30
INTP3
5
2
Summary of Contents for RL78/G1H
Page 941: ...R01UH0575EJ0120 RL78 G1H...