R01UH0823EJ0100 Rev.1.00
Page 1501 of 1823
Jul 31, 2019
RX23W Group
43. Capacitive Touch Sensing Unit (CTSU)
43.2.9
CTSU Channel Transmit/Receive Control Register n (CTSUCHTRCn)
(n = 0 to 3)
and TS31 pins are not available.
The CTSUCHTRCn register should be set when the CTSUCR0.CTSUSTRT bit is 0.
CTSUCHTRCnj Bit (CTSU Channel Transmit/Receive Control nj) (j = 0 to 7)
This bit allocates reception or transmission to the corresponding TS pin in full scan mode. The setting of this bit is
ignored in self-capacitance single scan mode and multi-scan mode.
CTSUCHTRC00 bit corresponds to TS0 pin and CTSUCHTRC07 bit corresponds to TS7 pin.
CTSUCHTRC10 bit corresponds to TS8 pin and CTSUCHTRC17 bit corresponds to TS15 pin.
CTSUCHTRC20 bit corresponds to TS16 pin and CTSUCHTRC27 bit corresponds to TS23 pin.
CTSUCHTRC30 bit corresponds to TS24 pin and CTSUCHTRC37 bit corresponds to TS31 pin.
Note:
Address(es): CTSU.CTSUCHTRC0 000A 090Bh, CTSU.CTSUCHTRC1 000A 090Ch, CTSU.CTSUCHTRC2 000A 090Dh,
CTSU.CTSUCHTRC3 000A 090Eh
b7
b6
b5
b4
b3
b2
b1
b0
CTSUC
HTRCn7
CTSUC
HTRCn6
CTSUC
HTRCn5
CTSUC
HTRCn4
CTSUC
HTRCn3
CTSUC
HTRCn2
CTSUC
HTRCn1
CTSUC
HTRCn0
Value after reset:
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b0
CTSU Channel Transmit/Receive
Control n0
0: Reception
1: Transmission
These bits specify the TS0 to TS31 pins*
.
R/W
b1
CTSU Channel Transmit/Receive
Control n1
R/W
b2
CTSU Channel Transmit/Receive
Control n2
R/W
b3
CTSU Channel Transmit/Receive
Control n3
R/W
b4
CTSU Channel Transmit/Receive
Control n4
R/W
b5
CTSU Channel Transmit/Receive
Control n5
R/W
b6
CTSU Channel Transmit/Receive
Control n6
R/W
b7
CTSU Channel Transmit/Receive
Control n7
R/W