R01UH0823EJ0100 Rev.1.00
Page 1790 of 1823
Jul 31, 2019
RX23W Group
51. Electrical Characteristics
Figure 51.49
RIIC Bus Interface Input/Output Timing and Simple I
2
C Bus Interface Input/Output Timing
Figure 51.50
SSI Clock Input/Output Timing
Figure 51.51
SSI Transmission/Reception Timing (SSICR.SCKP=0)
Test conditions
V
IH
= VCC × 0.7, V
IL
= VCC × 0.3
SDA
SCL
V
IH
V
IL
t
STAH
t
SCLH
t
SCLL
P
*1
S
*1
t
Sf
t
Sr
t
SCL
t
SDAH
t
SDAS
t
STAS
t
SP
t
STOS
P
*1
t
BUF
Sr
*1
Note 1. S, P, and Sr indicate the following conditions, respectively.
S: START condition
P: STOP condition
Sr: Repeated START condition
SSISCKn
t
HC
t
LC
t
RC
t
I
, t
O
t
SR
t
HTR
t
DTR
SSISCKn
(input or output )
SSIWSn, SSIDATAn ,
SSIRXDn (input)
SSIWSn, SSIDATAn ,
SSITXDn (output )