R01UH0823EJ0100 Rev.1.00
Page 652 of 1823
Jul 31, 2019
RX23W Group
24. Port Output Enable 2 (POE2a)
(5) MTU4 pins (MTIOC4A and MTIOC4C)
When any of the following conditions is satisfied, the pins are placed to the high-impedance state.
POE0#, POE1#, and POE3# input level detection
When the ICSR1.POE3F, POE1F, or POE0F flag is set to 1 with POECR2.P2CZEA set to 1.
MTIOC4A and MTIOC4C output level comparison
When the OCSR1.OSF1 flag is set to 1 with POECR2.P2CZEA and OCSR1.OCE1 set to 1.
SPOER setting
When the SPOER.CH34HIZ bit is set to 1 with POECR2.P2CZEA set to 1.
Detection of stopped oscillation
When the ICSR3.OSTSTF flag is set to 1 with POECR2.P2CZEA and ICSR3.OSTSTE set to 1.
Event signal reception from the ELC
(6) MTU4 pins (MTIOC4B and MTIOC4D)
When any of the following conditions is satisfied, the pins are placed to the high-impedance state.
POE0#, POE1#, and POE3# input level detection
When the ICSR1.POE3F, POE1F, or POE0F flag is set to 1 with POECR2.P3CZEA set to 1.
MTIOC4B and MTIOC4D output level comparison
When the OCSR1.OSF1 flag is set to 1 with POECR2.P3CZEA and OCSR1.OCE1 set to 1.
SPOER setting
When the SPOER.CH34HIZ bit is set to 1 with POECR2.P3CZEA set to 1.
Detection of stopped oscillation
When the ICSR3.OSTSTF flag is set to 1 with POECR2.P3CZEA and ICSR3.OSTSTE set to 1.
Event signal reception from the ELC