R01UH0823EJ0100 Rev.1.00
Page 659 of 1823
Jul 31, 2019
RX23W Group
25. 16-Bit Timer Pulse Unit (TPUa)
Figure 25.1
Block Diagram of TPU
Internal peripheral bus
A/D conversion start
request signal
TP
U
3
TM
DR
TIO
R
L
TCR
TI
OR
H
TG
R
A
TCNT
TG
R
B
TGR
C
TGR
D
TPU4
TMD
R
TS
R
TCR
TIOR
TI
E
R
TG
RA
TC
NT
TG
RB
TPU
5
TMD
R
TC
R
TIO
R
TGR
A
TC
NT
TGR
B
Co
nt
ro
l l
ogi
c
fo
r
T
P
U3
to
TP
U5
TPU
2
TM
D
R
TSR
TC
R
TI
OR
TIER
TG
RA
T
CNT
TG
RB
TG
RC
TPU
1
TMDR
TC
R
TI
O
R
TGR
A
TC
NT
TGR
B
TPU0
Co
ntrol l
ogic for TPU0
to TPU2
TGR
A
TC
NT
TGR
B
TG
RD
TS
YR
TSTR
Mo
dul
e da
ta bu
s
Bus in
te
rf
ace
C
ommon
Con
trol
logi
c
[Input/output pins]
TIOCA3
TIOCB3
TIOCC3
TIOCD3
TIOCA4
TIOCB4
TIOCB5
TPU3:
TPU4:
TPU5:
PCLK/1
PCLK/4
PCLK/16
PCLK/64
PCLK/256
PCLK/1024
PCLK/4096
TCLKA
TCLKB
TCLKC
TCLKD
[Clock input]
Internal clock:
External clock:
TIOCB0
TIOCB1
TIOCB2
TPU0:
TPU1:
TPU2:
[Input/output pins]
[Interrupt request signals]
TPU3:
TPU4:
TPU5:
TGI3A
TGI3B
TGI3C
TGI3D
TCI3V
TGI4A
TGI4B
TCI4V
TCI4U
TGI5A
TGI5B
TCI5V
TCI5U
[Interrupt request signals]
TGI0A
TGI0B
TGI0C
TGI0D
TCI0V
TGI1A
TGI1B
TCI1V
TCI1U
TGI2A
TGI2B
TCI2V
TCI2U
TPU0:
TPU1:
TPU2:
TSR
TI
ER
NFC
R
NFC
R
TS
R
TI
E
R
NF
CR
NF
C
R
NF
CR
TM
DR
TI
OR
L
TC
R
TIOR
H
TS
R
TIER
NF
C
R
TIER
TSR
TSTR:
Timer start register
TSYR:
Timer synchronous register
TCR:
Timer control register
TMDR:
Timer mode register
TIOR (H, L):
Timer I/O control registers (H, L)
TIER:
Timer interrupt enable register
TSR:
Timer status register
TGR (A, B, C, D): Timer general registers (A, B, C, D)
TCNT:
Timer counter
NFCR:
Noise filter control register