R01UH0823EJ0100 Rev.1.00
Page 474 of 1823
Jul 31, 2019
RX23W Group
23. Multi-Function Timer Pulse Unit 2 (MTU2a)
Figure 23.1
MTU Block Diagram
TCNTS
TC
DR
TC
B
R
TD
DR
TSTR:
Timer start register
TSYR:
Timer synchronous register
TCR:
Timer control register
NFCR:
Noise filter control register
TMDR:
Timer mode register
TIOR:
Timer I/O control register
TIORH:
Timer I/O control register H
TIORL:
Timer I/O control register L
TIER:
Timer interrupt enable register
TIER2:
Timer interrupt enable register 2
TGCR:
Timer gate control register
TOER:
Timer output master enable register
TOCR1:
Timer output control register 1
TOCR2:
Timer output control register 2
TSR:
Timer status register
TBTM:
Timer buffer operation transfer mode register
TCNT:
Timer counter
TCNTS:
Timer subcounter
TRWER:
Timer read/write enable register
TOLBR:
Timer output level buffer register
TCDR:
Timer cycle data register
TCBR:
Timer cycle buffer register
Event signal input
MTU1
MTU2
Event signal output
MTU1
MTU2
TC
NT
TGRA
TGRB
I/O pins
MTU3: MTIOC3A
MTIOC3B
MTIOC3C
MTIOC3D
MTU4: MTIOC4A
MTIOC4B
MTIOC4C
MTIOC4D
I/O pins
Internal peripheral bus
Co
mm
o
n
MT
U0
Mod
ul
e d
ata
bu
s
C
o
nt
ro
l lo
gi
c
fo
r M
T
U3
a
nd
M
T
U
4
MT
U
1
M
T
U2
MT
U
4
M
T
U
3
TM
D
R
TC
R
TIO
R
L
TI
O
R
H
TS
R
TI
E
R
TMD
R
TC
R
TIO
R
L
TI
O
R
H
TS
R
TIER
TC
N
T
TGRA
TGRB
TG
R
C
TG
R
D
TC
N
T
TGR
A
TGR
B
TG
RC
TG
RD
Bu
s
I/F
TCNT
TGRA
TGRB
TC
NT
TGR
A
TGR
B
TG
R
C
TG
R
D
TGR
E
TG
RF
TMD
R
TC
R
TIO
R
L
TI
O
R
H
TS
R
TIE
R
TC
R
TI
OR
TI
ER
TMD
R
TSR
TCR
TI
O
R
TI
ER
TM
D
R
TSR
TSTR
TS
Y
R
C
ont
ro
l l
ogi
c
TO
ER
TGCR
Con
tr
ol log
ic
fo
r
M
T
U0
to
MTU
2
Clock input
Interrupt request signals
MTU3:
MTU4:
A/D converter start request signals
MTU0 to 4:
MTU0:
MTU4:
Interrupt request signals
MTU0:
MTU1:
MTU2:
NF
C
R
TRWER
TI
C
C
R
TB
T
M
TIE
R
2
TOL
B
R
TO
C
R
2
TO
C
R
1
TB
T
M
TB
T
M
TWCR
TD
E
R
TI
T
C
R
TITCN
T
TB
TE
R
TA
D
C
R
TA
D
C
OR
A
TA
D
C
OR
B
TA
D
C
O
B
R
A
TA
D
C
O
B
R
B
TDDR:
Timer dead time data register
TGRA:
Timer general register A
TGRB:
Timer general register B
TGRC:
Timer general register C
TGRD:
Timer general register D
TGRE:
Timer general register E
TGRF:
Timer general register F
TICCR:
Timer input capture control register
TWCR:
Timer waveform control register
TADCR:
Timer A/D converter start request control register
TADCORA:
Timer A/D converter start request cycle set register A
TADCORB:
Timer A/D converter start request cycle set register B
TADCOBRA: Timer A/D converter start request cycle set buffer register A
TADCOBRB: Timer A/D converter start request cycle set buffer register B
TITCR:
Timer interrupt skipping set registers
TITCNT:
Timer interrupt skipping counters register
TBTER:
Timer buffer transfer set register
TDER:
Timer dead time enable register
TGIA3
TGIB3
TGIC3
TGID3
TCIV3
TGIA4
TGIB4
TGIC4
TGID4
TCIV4
TRGAN
TRG0AN
TRG0BN
TRG0EN
TRG0FN
TRG4AN
TRG4BN
TRG4ABN
TGIA0
TGIB0
TGIC0
TGID0
TGIE0
TGIF0
TCIV0
TGIA1
TGIB1
TCIV1
TCIU1
TGIA2
TGIB2
TCIV2
TCIU2
MTIOC0A
MTIOC0B
MTIOC0C
MTIOC1A
MTIOC1B
MTIOC2A
MTIOC2B
MTU0:
MTU1:
MTU2:
PCLK/1
PCLK/4
PCLK/16
PCLK/64
PCLK/256
PCLK/1024
MTCLKA
MTCLKB
MTCLKC
MTCLKD
External clock:
Internal clock: