S3C80A5B
RESET
and POWER-DOWN
8-5
Table 8-1. Set 1 Register Values After Reset (Continued)
Register Name
Mnemonic
Address
Bit Values After Reset
Dec
Hex
7
6
5
4
3
2
1
0
Port 1 control register (high byte)
P1CONH
234
EAH
0
0
0
0
0
0
0
0
Port 1 control register (low byte)
P1CONL
235
EBH
0
0
0
0
0
0
0
0
Port 1 pull-up enable register
P1PUR
236
ECH
0
0
0
0
0
0
0
0
Location EDH–EFH is not mapped.
Port 2 control register
P2CON
240
F0H
–
–
0
0
0
0
0
0
Port 0 interrupt enable register
P0INT
241
F1H
0
0
0
0
0
0
0
0
Port 0 interrupt pending register
P0PND
242
F2H
0
0
0
0
0
0
0
0
Counter A control register
CACON
243
F3H
0
0
0
0
0
0
0
0
Counter A data register (high byte)
CADATAH
244
F4H
1
1
1
1
1
1
1
1
Counter A data register (low byte)
CADATAL
245
F5H
1
1
1
1
1
1
1
1
Timer 1 counter register (high byte)
T1CNTH
246
F6H
0
0
0
0
0
0
0
0
Timer 1 counter register (low byte)
T1CNTL
247
F7H
0
0
0
0
0
0
0
0
Timer 1 data register (high byte)
T1DATAH
248
F8H
1
1
1
1
1
1
1
1
Timer 1 data register (low byte)
T1DATAL
249
F9H
1
1
1
1
1
1
1
1
Timer 1 control register
T1CON
250
FAH
0
0
0
0
0
0
0
0
Stop control register
STOPCON
251
FBH
0
0
0
0
0
0
0
0
Locations FCH is not mapped.
Basic timer counter
BTCNT
253
FDH
×
×
×
×
×
×
×
×
External memory timing register
EMT
254
FEH
0
1
1
1
1
1
0
–
Interrupt priority register
IPR
255
FFH
×
×
×
×
×
×
×
×
NOTES:
1. Although the SYM register is not used for the S3C80A5B , SYM.5
should always be "0". If you accidentally write a 1 to this bit during normal operation, a system malfunction may occur.
2. Except for T0CNT, IRQ, T1CNTH, T1CNTL, and BTCNT, which are read-only, all registers in set 1 are
read/write addressable.
3. You cannot use a read-only register as a destination field for the instructions OR, AND, LD, and LDB.
4. Interrupt pending flags are noted by shaded table cells.